stm32f7xx_hal_flash_ex.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_flash_ex.h
  4. * @author MCD Application Team
  5. * @brief Header file of FLASH HAL Extension module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. /* Define to prevent recursive inclusion -------------------------------------*/
  18. #ifndef __STM32F7xx_HAL_FLASH_EX_H
  19. #define __STM32F7xx_HAL_FLASH_EX_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /* Includes ------------------------------------------------------------------*/
  24. #include "stm32f7xx_hal_def.h"
  25. /** @addtogroup STM32F7xx_HAL_Driver
  26. * @{
  27. */
  28. /** @addtogroup FLASHEx
  29. * @{
  30. */
  31. /* Exported types ------------------------------------------------------------*/
  32. /** @defgroup FLASHEx_Exported_Types FLASH Exported Types
  33. * @{
  34. */
  35. /**
  36. * @brief FLASH Erase structure definition
  37. */
  38. typedef struct
  39. {
  40. uint32_t TypeErase; /*!< Mass erase or sector Erase.
  41. This parameter can be a value of @ref FLASHEx_Type_Erase */
  42. #if defined (FLASH_OPTCR_nDBANK)
  43. uint32_t Banks; /*!< Select banks to erase when Mass erase is enabled.
  44. This parameter must be a value of @ref FLASHEx_Banks */
  45. #endif /* FLASH_OPTCR_nDBANK */
  46. uint32_t Sector; /*!< Initial FLASH sector to erase when Mass erase is disabled
  47. This parameter must be a value of @ref FLASHEx_Sectors */
  48. uint32_t NbSectors; /*!< Number of sectors to be erased.
  49. This parameter must be a value between 1 and (max number of sectors - value of Initial sector)*/
  50. uint32_t VoltageRange;/*!< The device voltage range which defines the erase parallelism
  51. This parameter must be a value of @ref FLASHEx_Voltage_Range */
  52. } FLASH_EraseInitTypeDef;
  53. /**
  54. * @brief FLASH Option Bytes Program structure definition
  55. */
  56. typedef struct
  57. {
  58. uint32_t OptionType; /*!< Option byte to be configured.
  59. This parameter can be a value of @ref FLASHEx_Option_Type */
  60. uint32_t WRPState; /*!< Write protection activation or deactivation.
  61. This parameter can be a value of @ref FLASHEx_WRP_State */
  62. uint32_t WRPSector; /*!< Specifies the sector(s) to be write protected.
  63. The value of this parameter depend on device used within the same series */
  64. uint32_t RDPLevel; /*!< Set the read protection level.
  65. This parameter can be a value of @ref FLASHEx_Option_Bytes_Read_Protection */
  66. uint32_t BORLevel; /*!< Set the BOR Level.
  67. This parameter can be a value of @ref FLASHEx_BOR_Reset_Level */
  68. uint32_t USERConfig; /*!< Program the FLASH User Option Byte: WWDG_SW / IWDG_SW / RST_STOP / RST_STDBY /
  69. IWDG_FREEZE_STOP / IWDG_FREEZE_SANDBY / nDBANK / nDBOOT.
  70. nDBANK / nDBOOT are only available for STM32F76xxx/STM32F77xxx devices */
  71. uint32_t BootAddr0; /*!< Boot base address when Boot pin = 0.
  72. This parameter can be a value of @ref FLASHEx_Boot_Address */
  73. uint32_t BootAddr1; /*!< Boot base address when Boot pin = 1.
  74. This parameter can be a value of @ref FLASHEx_Boot_Address */
  75. #if defined (FLASH_OPTCR2_PCROP)
  76. uint32_t PCROPSector; /*!< Set the PCROP sector.
  77. This parameter can be a value of @ref FLASHEx_Option_Bytes_PCROP_Sectors */
  78. uint32_t PCROPRdp; /*!< Set the PCROP_RDP option.
  79. This parameter can be a value of @ref FLASHEx_Option_Bytes_PCROP_RDP */
  80. #endif /* FLASH_OPTCR2_PCROP */
  81. } FLASH_OBProgramInitTypeDef;
  82. /**
  83. * @}
  84. */
  85. /* Exported constants --------------------------------------------------------*/
  86. /** @defgroup FLASHEx_Exported_Constants FLASH Exported Constants
  87. * @{
  88. */
  89. /** @defgroup FLASHEx_Type_Erase FLASH Type Erase
  90. * @{
  91. */
  92. #define FLASH_TYPEERASE_SECTORS ((uint32_t)0x00U) /*!< Sectors erase only */
  93. #define FLASH_TYPEERASE_MASSERASE ((uint32_t)0x01U) /*!< Flash Mass erase activation */
  94. /**
  95. * @}
  96. */
  97. /** @defgroup FLASHEx_Voltage_Range FLASH Voltage Range
  98. * @{
  99. */
  100. #define FLASH_VOLTAGE_RANGE_1 ((uint32_t)0x00U) /*!< Device operating range: 1.8V to 2.1V */
  101. #define FLASH_VOLTAGE_RANGE_2 ((uint32_t)0x01U) /*!< Device operating range: 2.1V to 2.7V */
  102. #define FLASH_VOLTAGE_RANGE_3 ((uint32_t)0x02U) /*!< Device operating range: 2.7V to 3.6V */
  103. #define FLASH_VOLTAGE_RANGE_4 ((uint32_t)0x03U) /*!< Device operating range: 2.7V to 3.6V + External Vpp */
  104. /**
  105. * @}
  106. */
  107. /** @defgroup FLASHEx_WRP_State FLASH WRP State
  108. * @{
  109. */
  110. #define OB_WRPSTATE_DISABLE ((uint32_t)0x00U) /*!< Disable the write protection of the desired bank 1 sectors */
  111. #define OB_WRPSTATE_ENABLE ((uint32_t)0x01U) /*!< Enable the write protection of the desired bank 1 sectors */
  112. /**
  113. * @}
  114. */
  115. /** @defgroup FLASHEx_Option_Type FLASH Option Type
  116. * @{
  117. */
  118. #define OPTIONBYTE_WRP ((uint32_t)0x01U) /*!< WRP option byte configuration */
  119. #define OPTIONBYTE_RDP ((uint32_t)0x02U) /*!< RDP option byte configuration */
  120. #define OPTIONBYTE_USER ((uint32_t)0x04U) /*!< USER option byte configuration */
  121. #define OPTIONBYTE_BOR ((uint32_t)0x08U) /*!< BOR option byte configuration */
  122. #define OPTIONBYTE_BOOTADDR_0 ((uint32_t)0x10U) /*!< Boot 0 Address configuration */
  123. #define OPTIONBYTE_BOOTADDR_1 ((uint32_t)0x20U) /*!< Boot 1 Address configuration */
  124. #if defined (FLASH_OPTCR2_PCROP)
  125. #define OPTIONBYTE_PCROP ((uint32_t)0x40U) /*!< PCROP configuration */
  126. #define OPTIONBYTE_PCROP_RDP ((uint32_t)0x80U) /*!< PCROP_RDP configuration */
  127. #endif /* FLASH_OPTCR2_PCROP */
  128. /**
  129. * @}
  130. */
  131. /** @defgroup FLASHEx_Option_Bytes_Read_Protection FLASH Option Bytes Read Protection
  132. * @{
  133. */
  134. #define OB_RDP_LEVEL_0 ((uint8_t)0xAAU)
  135. #define OB_RDP_LEVEL_1 ((uint8_t)0x55U)
  136. #define OB_RDP_LEVEL_2 ((uint8_t)0xCCU) /*!< Warning: When enabling read protection level 2
  137. it s no more possible to go back to level 1 or 0 */
  138. /**
  139. * @}
  140. */
  141. /** @defgroup FLASHEx_Option_Bytes_WWatchdog FLASH Option Bytes WWatchdog
  142. * @{
  143. */
  144. #define OB_WWDG_SW ((uint32_t)0x10U) /*!< Software WWDG selected */
  145. #define OB_WWDG_HW ((uint32_t)0x00U) /*!< Hardware WWDG selected */
  146. /**
  147. * @}
  148. */
  149. /** @defgroup FLASHEx_Option_Bytes_IWatchdog FLASH Option Bytes IWatchdog
  150. * @{
  151. */
  152. #define OB_IWDG_SW ((uint32_t)0x20U) /*!< Software IWDG selected */
  153. #define OB_IWDG_HW ((uint32_t)0x00U) /*!< Hardware IWDG selected */
  154. /**
  155. * @}
  156. */
  157. /** @defgroup FLASHEx_Option_Bytes_nRST_STOP FLASH Option Bytes nRST_STOP
  158. * @{
  159. */
  160. #define OB_STOP_NO_RST ((uint32_t)0x40U) /*!< No reset generated when entering in STOP */
  161. #define OB_STOP_RST ((uint32_t)0x00U) /*!< Reset generated when entering in STOP */
  162. /**
  163. * @}
  164. */
  165. /** @defgroup FLASHEx_Option_Bytes_nRST_STDBY FLASH Option Bytes nRST_STDBY
  166. * @{
  167. */
  168. #define OB_STDBY_NO_RST ((uint32_t)0x80U) /*!< No reset generated when entering in STANDBY */
  169. #define OB_STDBY_RST ((uint32_t)0x00U) /*!< Reset generated when entering in STANDBY */
  170. /**
  171. * @}
  172. */
  173. /** @defgroup FLASHEx_Option_Bytes_IWDG_FREEZE_STOP FLASH IWDG Counter Freeze in STOP
  174. * @{
  175. */
  176. #define OB_IWDG_STOP_FREEZE ((uint32_t)0x00000000U) /*!< Freeze IWDG counter in STOP mode */
  177. #define OB_IWDG_STOP_ACTIVE ((uint32_t)0x80000000U) /*!< IWDG counter active in STOP mode */
  178. /**
  179. * @}
  180. */
  181. /** @defgroup FLASHEx_Option_Bytes_IWDG_FREEZE_SANDBY FLASH IWDG Counter Freeze in STANDBY
  182. * @{
  183. */
  184. #define OB_IWDG_STDBY_FREEZE ((uint32_t)0x00000000U) /*!< Freeze IWDG counter in STANDBY mode */
  185. #define OB_IWDG_STDBY_ACTIVE ((uint32_t)0x40000000U) /*!< IWDG counter active in STANDBY mode */
  186. /**
  187. * @}
  188. */
  189. /** @defgroup FLASHEx_BOR_Reset_Level FLASH BOR Reset Level
  190. * @{
  191. */
  192. #define OB_BOR_LEVEL3 ((uint32_t)0x00U) /*!< Supply voltage ranges from 2.70 to 3.60 V */
  193. #define OB_BOR_LEVEL2 ((uint32_t)0x04U) /*!< Supply voltage ranges from 2.40 to 2.70 V */
  194. #define OB_BOR_LEVEL1 ((uint32_t)0x08U) /*!< Supply voltage ranges from 2.10 to 2.40 V */
  195. #define OB_BOR_OFF ((uint32_t)0x0CU) /*!< Supply voltage ranges from 1.62 to 2.10 V */
  196. /**
  197. * @}
  198. */
  199. #if defined (FLASH_OPTCR_nDBOOT)
  200. /** @defgroup FLASHEx_Option_Bytes_nDBOOT FLASH Option Bytes nDBOOT
  201. * @{
  202. */
  203. #define OB_DUAL_BOOT_DISABLE ((uint32_t)0x10000000U) /* !< Dual Boot disable. Boot according to boot address option */
  204. #define OB_DUAL_BOOT_ENABLE ((uint32_t)0x00000000U) /* !< Dual Boot enable. Boot always from system memory if boot address in flash
  205. (Dual bank Boot mode), or RAM if Boot address option in RAM */
  206. /**
  207. * @}
  208. */
  209. #endif /* FLASH_OPTCR_nDBOOT */
  210. #if defined (FLASH_OPTCR_nDBANK)
  211. /** @defgroup FLASHEx_Option_Bytes_nDBank FLASH Single Bank or Dual Bank
  212. * @{
  213. */
  214. #define OB_NDBANK_SINGLE_BANK ((uint32_t)0x20000000U) /*!< NDBANK bit is set : Single Bank mode */
  215. #define OB_NDBANK_DUAL_BANK ((uint32_t)0x00000000U) /*!< NDBANK bit is reset : Dual Bank mode */
  216. /**
  217. * @}
  218. */
  219. #endif /* FLASH_OPTCR_nDBANK */
  220. /** @defgroup FLASHEx_Boot_Address FLASH Boot Address
  221. * @{
  222. */
  223. #define OB_BOOTADDR_ITCM_RAM ((uint32_t)0x0000U) /*!< Boot from ITCM RAM (0x00000000) */
  224. #define OB_BOOTADDR_SYSTEM ((uint32_t)0x0040U) /*!< Boot from System memory bootloader (0x00100000) */
  225. #define OB_BOOTADDR_ITCM_FLASH ((uint32_t)0x0080U) /*!< Boot from Flash on ITCM interface (0x00200000) */
  226. #define OB_BOOTADDR_AXIM_FLASH ((uint32_t)0x2000U) /*!< Boot from Flash on AXIM interface (0x08000000) */
  227. #define OB_BOOTADDR_DTCM_RAM ((uint32_t)0x8000U) /*!< Boot from DTCM RAM (0x20000000) */
  228. #define OB_BOOTADDR_SRAM1 ((uint32_t)0x8004U) /*!< Boot from SRAM1 (0x20010000) */
  229. #if (SRAM2_BASE == 0x2003C000U)
  230. #define OB_BOOTADDR_SRAM2 ((uint32_t)0x800FU) /*!< Boot from SRAM2 (0x2003C000) */
  231. #else
  232. #define OB_BOOTADDR_SRAM2 ((uint32_t)0x8013U) /*!< Boot from SRAM2 (0x2004C000) */
  233. #endif /* SRAM2_BASE == 0x2003C000U */
  234. /**
  235. * @}
  236. */
  237. /** @defgroup FLASH_Latency FLASH Latency
  238. * @{
  239. */
  240. #define FLASH_LATENCY_0 FLASH_ACR_LATENCY_0WS /*!< FLASH Zero Latency cycle */
  241. #define FLASH_LATENCY_1 FLASH_ACR_LATENCY_1WS /*!< FLASH One Latency cycle */
  242. #define FLASH_LATENCY_2 FLASH_ACR_LATENCY_2WS /*!< FLASH Two Latency cycles */
  243. #define FLASH_LATENCY_3 FLASH_ACR_LATENCY_3WS /*!< FLASH Three Latency cycles */
  244. #define FLASH_LATENCY_4 FLASH_ACR_LATENCY_4WS /*!< FLASH Four Latency cycles */
  245. #define FLASH_LATENCY_5 FLASH_ACR_LATENCY_5WS /*!< FLASH Five Latency cycles */
  246. #define FLASH_LATENCY_6 FLASH_ACR_LATENCY_6WS /*!< FLASH Six Latency cycles */
  247. #define FLASH_LATENCY_7 FLASH_ACR_LATENCY_7WS /*!< FLASH Seven Latency cycles */
  248. #define FLASH_LATENCY_8 FLASH_ACR_LATENCY_8WS /*!< FLASH Eight Latency cycles */
  249. #define FLASH_LATENCY_9 FLASH_ACR_LATENCY_9WS /*!< FLASH Nine Latency cycles */
  250. #define FLASH_LATENCY_10 FLASH_ACR_LATENCY_10WS /*!< FLASH Ten Latency cycles */
  251. #define FLASH_LATENCY_11 FLASH_ACR_LATENCY_11WS /*!< FLASH Eleven Latency cycles */
  252. #define FLASH_LATENCY_12 FLASH_ACR_LATENCY_12WS /*!< FLASH Twelve Latency cycles */
  253. #define FLASH_LATENCY_13 FLASH_ACR_LATENCY_13WS /*!< FLASH Thirteen Latency cycles */
  254. #define FLASH_LATENCY_14 FLASH_ACR_LATENCY_14WS /*!< FLASH Fourteen Latency cycles */
  255. #define FLASH_LATENCY_15 FLASH_ACR_LATENCY_15WS /*!< FLASH Fifteen Latency cycles */
  256. /**
  257. * @}
  258. */
  259. #if defined (FLASH_OPTCR_nDBANK)
  260. /** @defgroup FLASHEx_Banks FLASH Banks
  261. * @{
  262. */
  263. #define FLASH_BANK_1 ((uint32_t)0x01U) /*!< Bank 1 */
  264. #define FLASH_BANK_2 ((uint32_t)0x02U) /*!< Bank 2 */
  265. #define FLASH_BANK_BOTH ((uint32_t)(FLASH_BANK_1 | FLASH_BANK_2)) /*!< Bank1 and Bank2 */
  266. /**
  267. * @}
  268. */
  269. #endif /* FLASH_OPTCR_nDBANK */
  270. /** @defgroup FLASHEx_MassErase_bit FLASH Mass Erase bit
  271. * @{
  272. */
  273. #if defined (FLASH_OPTCR_nDBANK)
  274. #define FLASH_MER_BIT (FLASH_CR_MER1 | FLASH_CR_MER2) /*!< 2 MER bits */
  275. #else
  276. #define FLASH_MER_BIT (FLASH_CR_MER) /*!< only 1 MER bit */
  277. #endif /* FLASH_OPTCR_nDBANK */
  278. /**
  279. * @}
  280. */
  281. /** @defgroup FLASHEx_Sectors FLASH Sectors
  282. * @{
  283. */
  284. #if (FLASH_SECTOR_TOTAL == 24)
  285. #define FLASH_SECTOR_8 ((uint32_t)8U) /*!< Sector Number 8 */
  286. #define FLASH_SECTOR_9 ((uint32_t)9U) /*!< Sector Number 9 */
  287. #define FLASH_SECTOR_10 ((uint32_t)10U) /*!< Sector Number 10 */
  288. #define FLASH_SECTOR_11 ((uint32_t)11U) /*!< Sector Number 11 */
  289. #define FLASH_SECTOR_12 ((uint32_t)12U) /*!< Sector Number 12 */
  290. #define FLASH_SECTOR_13 ((uint32_t)13U) /*!< Sector Number 13 */
  291. #define FLASH_SECTOR_14 ((uint32_t)14U) /*!< Sector Number 14 */
  292. #define FLASH_SECTOR_15 ((uint32_t)15U) /*!< Sector Number 15 */
  293. #define FLASH_SECTOR_16 ((uint32_t)16U) /*!< Sector Number 16 */
  294. #define FLASH_SECTOR_17 ((uint32_t)17U) /*!< Sector Number 17 */
  295. #define FLASH_SECTOR_18 ((uint32_t)18U) /*!< Sector Number 18 */
  296. #define FLASH_SECTOR_19 ((uint32_t)19U) /*!< Sector Number 19 */
  297. #define FLASH_SECTOR_20 ((uint32_t)20U) /*!< Sector Number 20 */
  298. #define FLASH_SECTOR_21 ((uint32_t)21U) /*!< Sector Number 21 */
  299. #define FLASH_SECTOR_22 ((uint32_t)22U) /*!< Sector Number 22 */
  300. #define FLASH_SECTOR_23 ((uint32_t)23U) /*!< Sector Number 23 */
  301. #endif /* FLASH_SECTOR_TOTAL == 24 */
  302. /**
  303. * @}
  304. */
  305. #if (FLASH_SECTOR_TOTAL == 24)
  306. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  307. * @note For Single Bank mode, use OB_WRP_SECTOR_x defines: In fact, in FLASH_OPTCR register,
  308. * nWRP[11:0] bits contain the value of the write-protection option bytes for sectors 0 to 11.
  309. * For Dual Bank mode, use OB_WRP_DB_SECTOR_x defines: In fact, in FLASH_OPTCR register,
  310. * nWRP[11:0] bits are divided on two groups, one group dedicated for bank 1 and
  311. * a second one dedicated for bank 2 (nWRP[i] activates Write protection on sector 2*i and 2*i+1).
  312. * This behavior is applicable only for STM32F76xxx / STM32F77xxx devices.
  313. * @{
  314. */
  315. /* Single Bank Sectors */
  316. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Single Bank Sector0 */
  317. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Single Bank Sector1 */
  318. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Single Bank Sector2 */
  319. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Single Bank Sector3 */
  320. #define OB_WRP_SECTOR_4 ((uint32_t)0x00100000U) /*!< Write protection of Single Bank Sector4 */
  321. #define OB_WRP_SECTOR_5 ((uint32_t)0x00200000U) /*!< Write protection of Single Bank Sector5 */
  322. #define OB_WRP_SECTOR_6 ((uint32_t)0x00400000U) /*!< Write protection of Single Bank Sector6 */
  323. #define OB_WRP_SECTOR_7 ((uint32_t)0x00800000U) /*!< Write protection of Single Bank Sector7 */
  324. #define OB_WRP_SECTOR_8 ((uint32_t)0x01000000U) /*!< Write protection of Single Bank Sector8 */
  325. #define OB_WRP_SECTOR_9 ((uint32_t)0x02000000U) /*!< Write protection of Single Bank Sector9 */
  326. #define OB_WRP_SECTOR_10 ((uint32_t)0x04000000U) /*!< Write protection of Single Bank Sector10 */
  327. #define OB_WRP_SECTOR_11 ((uint32_t)0x08000000U) /*!< Write protection of Single Bank Sector11 */
  328. #define OB_WRP_SECTOR_All ((uint32_t)0x0FFF0000U) /*!< Write protection of all Sectors for Single Bank Flash */
  329. /* Dual Bank Sectors */
  330. #define OB_WRP_DB_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Dual Bank Sector0 */
  331. #define OB_WRP_DB_SECTOR_1 ((uint32_t)0x00010000U) /*!< Write protection of Dual Bank Sector1 */
  332. #define OB_WRP_DB_SECTOR_2 ((uint32_t)0x00020000U) /*!< Write protection of Dual Bank Sector2 */
  333. #define OB_WRP_DB_SECTOR_3 ((uint32_t)0x00020000U) /*!< Write protection of Dual Bank Sector3 */
  334. #define OB_WRP_DB_SECTOR_4 ((uint32_t)0x00040000U) /*!< Write protection of Dual Bank Sector4 */
  335. #define OB_WRP_DB_SECTOR_5 ((uint32_t)0x00040000U) /*!< Write protection of Dual Bank Sector5 */
  336. #define OB_WRP_DB_SECTOR_6 ((uint32_t)0x00080000U) /*!< Write protection of Dual Bank Sector6 */
  337. #define OB_WRP_DB_SECTOR_7 ((uint32_t)0x00080000U) /*!< Write protection of Dual Bank Sector7 */
  338. #define OB_WRP_DB_SECTOR_8 ((uint32_t)0x00100000U) /*!< Write protection of Dual Bank Sector8 */
  339. #define OB_WRP_DB_SECTOR_9 ((uint32_t)0x00100000U) /*!< Write protection of Dual Bank Sector9 */
  340. #define OB_WRP_DB_SECTOR_10 ((uint32_t)0x00200000U) /*!< Write protection of Dual Bank Sector10 */
  341. #define OB_WRP_DB_SECTOR_11 ((uint32_t)0x00200000U) /*!< Write protection of Dual Bank Sector11 */
  342. #define OB_WRP_DB_SECTOR_12 ((uint32_t)0x00400000U) /*!< Write protection of Dual Bank Sector12 */
  343. #define OB_WRP_DB_SECTOR_13 ((uint32_t)0x00400000U) /*!< Write protection of Dual Bank Sector13 */
  344. #define OB_WRP_DB_SECTOR_14 ((uint32_t)0x00800000U) /*!< Write protection of Dual Bank Sector14 */
  345. #define OB_WRP_DB_SECTOR_15 ((uint32_t)0x00800000U) /*!< Write protection of Dual Bank Sector15 */
  346. #define OB_WRP_DB_SECTOR_16 ((uint32_t)0x01000000U) /*!< Write protection of Dual Bank Sector16 */
  347. #define OB_WRP_DB_SECTOR_17 ((uint32_t)0x01000000U) /*!< Write protection of Dual Bank Sector17 */
  348. #define OB_WRP_DB_SECTOR_18 ((uint32_t)0x02000000U) /*!< Write protection of Dual Bank Sector18 */
  349. #define OB_WRP_DB_SECTOR_19 ((uint32_t)0x02000000U) /*!< Write protection of Dual Bank Sector19 */
  350. #define OB_WRP_DB_SECTOR_20 ((uint32_t)0x04000000U) /*!< Write protection of Dual Bank Sector20 */
  351. #define OB_WRP_DB_SECTOR_21 ((uint32_t)0x04000000U) /*!< Write protection of Dual Bank Sector21 */
  352. #define OB_WRP_DB_SECTOR_22 ((uint32_t)0x08000000U) /*!< Write protection of Dual Bank Sector22 */
  353. #define OB_WRP_DB_SECTOR_23 ((uint32_t)0x08000000U) /*!< Write protection of Dual Bank Sector23 */
  354. #define OB_WRP_DB_SECTOR_All ((uint32_t)0x0FFF0000U) /*!< Write protection of all Sectors for Dual Bank Flash */
  355. /**
  356. * @}
  357. */
  358. #endif /* FLASH_SECTOR_TOTAL == 24 */
  359. #if (FLASH_SECTOR_TOTAL == 8)
  360. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  361. * @{
  362. */
  363. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Sector0 */
  364. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Sector1 */
  365. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Sector2 */
  366. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Sector3 */
  367. #define OB_WRP_SECTOR_4 ((uint32_t)0x00100000U) /*!< Write protection of Sector4 */
  368. #define OB_WRP_SECTOR_5 ((uint32_t)0x00200000U) /*!< Write protection of Sector5 */
  369. #define OB_WRP_SECTOR_6 ((uint32_t)0x00400000U) /*!< Write protection of Sector6 */
  370. #define OB_WRP_SECTOR_7 ((uint32_t)0x00800000U) /*!< Write protection of Sector7 */
  371. #define OB_WRP_SECTOR_All ((uint32_t)0x00FF0000U) /*!< Write protection of all Sectors */
  372. /**
  373. * @}
  374. */
  375. #endif /* FLASH_SECTOR_TOTAL == 8 */
  376. #if (FLASH_SECTOR_TOTAL == 4)
  377. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  378. * @{
  379. */
  380. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Sector0 */
  381. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Sector1 */
  382. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Sector2 */
  383. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Sector3 */
  384. #define OB_WRP_SECTOR_All ((uint32_t)0x000F0000U) /*!< Write protection of all Sectors */
  385. /**
  386. * @}
  387. */
  388. #endif /* FLASH_SECTOR_TOTAL == 4 */
  389. #if (FLASH_SECTOR_TOTAL == 2)
  390. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  391. * @{
  392. */
  393. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Sector0 */
  394. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Sector1 */
  395. #define OB_WRP_SECTOR_All ((uint32_t)0x00030000U) /*!< Write protection of all Sectors */
  396. /**
  397. * @}
  398. */
  399. #endif /* FLASH_SECTOR_TOTAL == 2 */
  400. #if defined (FLASH_OPTCR2_PCROP)
  401. #if (FLASH_SECTOR_TOTAL == 8)
  402. /** @defgroup FLASHEx_Option_Bytes_PCROP_Sectors FLASH Option Bytes PCROP Sectors
  403. * @{
  404. */
  405. #define OB_PCROP_SECTOR_0 ((uint32_t)0x00000001U) /*!< PC Readout protection of Sector0 */
  406. #define OB_PCROP_SECTOR_1 ((uint32_t)0x00000002U) /*!< PC Readout protection of Sector1 */
  407. #define OB_PCROP_SECTOR_2 ((uint32_t)0x00000004U) /*!< PC Readout protection of Sector2 */
  408. #define OB_PCROP_SECTOR_3 ((uint32_t)0x00000008U) /*!< PC Readout protection of Sector3 */
  409. #define OB_PCROP_SECTOR_4 ((uint32_t)0x00000010U) /*!< PC Readout protection of Sector4 */
  410. #define OB_PCROP_SECTOR_5 ((uint32_t)0x00000020U) /*!< PC Readout protection of Sector5 */
  411. #define OB_PCROP_SECTOR_6 ((uint32_t)0x00000040U) /*!< PC Readout protection of Sector6 */
  412. #define OB_PCROP_SECTOR_7 ((uint32_t)0x00000080U) /*!< PC Readout protection of Sector7 */
  413. #define OB_PCROP_SECTOR_All ((uint32_t)0x000000FFU) /*!< PC Readout protection of all Sectors */
  414. /**
  415. * @}
  416. */
  417. #endif /* FLASH_SECTOR_TOTAL == 8 */
  418. #if (FLASH_SECTOR_TOTAL == 4)
  419. /** @defgroup FLASHEx_Option_Bytes_PCROP_Sectors FLASH Option Bytes PCROP Sectors
  420. * @{
  421. */
  422. #define OB_PCROP_SECTOR_0 ((uint32_t)0x00000001U) /*!< PC Readout protection of Sector0 */
  423. #define OB_PCROP_SECTOR_1 ((uint32_t)0x00000002U) /*!< PC Readout protection of Sector1 */
  424. #define OB_PCROP_SECTOR_2 ((uint32_t)0x00000004U) /*!< PC Readout protection of Sector2 */
  425. #define OB_PCROP_SECTOR_3 ((uint32_t)0x00000008U) /*!< PC Readout protection of Sector3 */
  426. #define OB_PCROP_SECTOR_All ((uint32_t)0x0000000FU) /*!< PC Readout protection of all Sectors */
  427. /**
  428. * @}
  429. */
  430. #endif /* FLASH_SECTOR_TOTAL == 4 */
  431. /** @defgroup FLASHEx_Option_Bytes_PCROP_RDP FLASH Option Bytes PCROP_RDP Bit
  432. * @{
  433. */
  434. #define OB_PCROP_RDP_ENABLE ((uint32_t)0x80000000U) /*!< PCROP_RDP Enable */
  435. #define OB_PCROP_RDP_DISABLE ((uint32_t)0x00000000U) /*!< PCROP_RDP Disable */
  436. /**
  437. * @}
  438. */
  439. #endif /* FLASH_OPTCR2_PCROP */
  440. /**
  441. * @}
  442. */
  443. /* Exported macro ------------------------------------------------------------*/
  444. /** @defgroup FLASH_Exported_Macros FLASH Exported Macros
  445. * @{
  446. */
  447. /**
  448. * @brief Calculate the FLASH Boot Base Address (BOOT_ADD0 or BOOT_ADD1)
  449. * @note Returned value BOOT_ADDx[15:0] corresponds to boot address [29:14].
  450. * @param __ADDRESS__ FLASH Boot Address (in the range 0x0000 0000 to 0x2004 FFFF with a granularity of 16KB)
  451. * @retval The FLASH Boot Base Address
  452. */
  453. #define __HAL_FLASH_CALC_BOOT_BASE_ADR(__ADDRESS__) ((__ADDRESS__) >> 14)
  454. /**
  455. * @}
  456. */
  457. /* Exported functions --------------------------------------------------------*/
  458. /** @addtogroup FLASHEx_Exported_Functions
  459. * @{
  460. */
  461. /** @addtogroup FLASHEx_Exported_Functions_Group1
  462. * @{
  463. */
  464. /* Extension Program operation functions *************************************/
  465. HAL_StatusTypeDef HAL_FLASHEx_Erase(FLASH_EraseInitTypeDef *pEraseInit, uint32_t *SectorError);
  466. HAL_StatusTypeDef HAL_FLASHEx_Erase_IT(FLASH_EraseInitTypeDef *pEraseInit);
  467. HAL_StatusTypeDef HAL_FLASHEx_OBProgram(FLASH_OBProgramInitTypeDef *pOBInit);
  468. void HAL_FLASHEx_OBGetConfig(FLASH_OBProgramInitTypeDef *pOBInit);
  469. /**
  470. * @}
  471. */
  472. /**
  473. * @}
  474. */
  475. /* Private types -------------------------------------------------------------*/
  476. /* Private variables ---------------------------------------------------------*/
  477. /* Private constants ---------------------------------------------------------*/
  478. /* Private macros ------------------------------------------------------------*/
  479. /** @defgroup FLASHEx_Private_Macros FLASH Private Macros
  480. * @{
  481. */
  482. /** @defgroup FLASHEx_IS_FLASH_Definitions FLASH Private macros to check input parameters
  483. * @{
  484. */
  485. #define IS_FLASH_TYPEERASE(VALUE)(((VALUE) == FLASH_TYPEERASE_SECTORS) || \
  486. ((VALUE) == FLASH_TYPEERASE_MASSERASE))
  487. #define IS_VOLTAGERANGE(RANGE)(((RANGE) == FLASH_VOLTAGE_RANGE_1) || \
  488. ((RANGE) == FLASH_VOLTAGE_RANGE_2) || \
  489. ((RANGE) == FLASH_VOLTAGE_RANGE_3) || \
  490. ((RANGE) == FLASH_VOLTAGE_RANGE_4))
  491. #define IS_WRPSTATE(VALUE)(((VALUE) == OB_WRPSTATE_DISABLE) || \
  492. ((VALUE) == OB_WRPSTATE_ENABLE))
  493. #if defined (FLASH_OPTCR2_PCROP)
  494. #define IS_OPTIONBYTE(VALUE)(((VALUE) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | OPTIONBYTE_USER |\
  495. OPTIONBYTE_BOR | OPTIONBYTE_BOOTADDR_0 | OPTIONBYTE_BOOTADDR_1 |\
  496. OPTIONBYTE_PCROP | OPTIONBYTE_PCROP_RDP)))
  497. #else
  498. #define IS_OPTIONBYTE(VALUE)(((VALUE) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | OPTIONBYTE_USER |\
  499. OPTIONBYTE_BOR | OPTIONBYTE_BOOTADDR_0 | OPTIONBYTE_BOOTADDR_1)))
  500. #endif /* FLASH_OPTCR2_PCROP */
  501. #define IS_OB_BOOT_ADDRESS(ADDRESS) ((ADDRESS) <= 0x8013)
  502. #define IS_OB_RDP_LEVEL(LEVEL) (((LEVEL) == OB_RDP_LEVEL_0) ||\
  503. ((LEVEL) == OB_RDP_LEVEL_1) ||\
  504. ((LEVEL) == OB_RDP_LEVEL_2))
  505. #define IS_OB_WWDG_SOURCE(SOURCE) (((SOURCE) == OB_WWDG_SW) || ((SOURCE) == OB_WWDG_HW))
  506. #define IS_OB_IWDG_SOURCE(SOURCE) (((SOURCE) == OB_IWDG_SW) || ((SOURCE) == OB_IWDG_HW))
  507. #define IS_OB_STOP_SOURCE(SOURCE) (((SOURCE) == OB_STOP_NO_RST) || ((SOURCE) == OB_STOP_RST))
  508. #define IS_OB_STDBY_SOURCE(SOURCE) (((SOURCE) == OB_STDBY_NO_RST) || ((SOURCE) == OB_STDBY_RST))
  509. #define IS_OB_IWDG_STOP_FREEZE(FREEZE) (((FREEZE) == OB_IWDG_STOP_FREEZE) || ((FREEZE) == OB_IWDG_STOP_ACTIVE))
  510. #define IS_OB_IWDG_STDBY_FREEZE(FREEZE) (((FREEZE) == OB_IWDG_STDBY_FREEZE) || ((FREEZE) == OB_IWDG_STDBY_ACTIVE))
  511. #define IS_OB_BOR_LEVEL(LEVEL) (((LEVEL) == OB_BOR_LEVEL1) || ((LEVEL) == OB_BOR_LEVEL2) ||\
  512. ((LEVEL) == OB_BOR_LEVEL3) || ((LEVEL) == OB_BOR_OFF))
  513. #define IS_FLASH_LATENCY(LATENCY) (((LATENCY) == FLASH_LATENCY_0) || \
  514. ((LATENCY) == FLASH_LATENCY_1) || \
  515. ((LATENCY) == FLASH_LATENCY_2) || \
  516. ((LATENCY) == FLASH_LATENCY_3) || \
  517. ((LATENCY) == FLASH_LATENCY_4) || \
  518. ((LATENCY) == FLASH_LATENCY_5) || \
  519. ((LATENCY) == FLASH_LATENCY_6) || \
  520. ((LATENCY) == FLASH_LATENCY_7) || \
  521. ((LATENCY) == FLASH_LATENCY_8) || \
  522. ((LATENCY) == FLASH_LATENCY_9) || \
  523. ((LATENCY) == FLASH_LATENCY_10) || \
  524. ((LATENCY) == FLASH_LATENCY_11) || \
  525. ((LATENCY) == FLASH_LATENCY_12) || \
  526. ((LATENCY) == FLASH_LATENCY_13) || \
  527. ((LATENCY) == FLASH_LATENCY_14) || \
  528. ((LATENCY) == FLASH_LATENCY_15))
  529. #define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= FLASH_BASE) && ((ADDRESS) <= FLASH_END)) || \
  530. (((ADDRESS) >= FLASH_OTP_BASE) && ((ADDRESS) <= FLASH_OTP_END)))
  531. #define IS_FLASH_NBSECTORS(NBSECTORS) (((NBSECTORS) != 0U) && ((NBSECTORS) <= FLASH_SECTOR_TOTAL))
  532. #if (FLASH_SECTOR_TOTAL == 8)
  533. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  534. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3) ||\
  535. ((SECTOR) == FLASH_SECTOR_4) || ((SECTOR) == FLASH_SECTOR_5) ||\
  536. ((SECTOR) == FLASH_SECTOR_6) || ((SECTOR) == FLASH_SECTOR_7))
  537. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xFF00FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  538. #endif /* FLASH_SECTOR_TOTAL == 8 */
  539. #if (FLASH_SECTOR_TOTAL == 24)
  540. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  541. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3) ||\
  542. ((SECTOR) == FLASH_SECTOR_4) || ((SECTOR) == FLASH_SECTOR_5) ||\
  543. ((SECTOR) == FLASH_SECTOR_6) || ((SECTOR) == FLASH_SECTOR_7) ||\
  544. ((SECTOR) == FLASH_SECTOR_8) || ((SECTOR) == FLASH_SECTOR_9) ||\
  545. ((SECTOR) == FLASH_SECTOR_10) || ((SECTOR) == FLASH_SECTOR_11) ||\
  546. ((SECTOR) == FLASH_SECTOR_12) || ((SECTOR) == FLASH_SECTOR_13) ||\
  547. ((SECTOR) == FLASH_SECTOR_14) || ((SECTOR) == FLASH_SECTOR_15) ||\
  548. ((SECTOR) == FLASH_SECTOR_16) || ((SECTOR) == FLASH_SECTOR_17) ||\
  549. ((SECTOR) == FLASH_SECTOR_18) || ((SECTOR) == FLASH_SECTOR_19) ||\
  550. ((SECTOR) == FLASH_SECTOR_20) || ((SECTOR) == FLASH_SECTOR_21) ||\
  551. ((SECTOR) == FLASH_SECTOR_22) || ((SECTOR) == FLASH_SECTOR_23))
  552. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xF000FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  553. #endif /* FLASH_SECTOR_TOTAL == 24 */
  554. #if (FLASH_SECTOR_TOTAL == 4)
  555. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  556. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3))
  557. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xFFF0FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  558. #endif /* FLASH_SECTOR_TOTAL == 4 */
  559. #if (FLASH_SECTOR_TOTAL == 2)
  560. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1))
  561. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xFFFCFFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  562. #endif /* FLASH_SECTOR_TOTAL == 2 */
  563. #if defined (FLASH_OPTCR_nDBANK)
  564. #define IS_OB_NDBANK(VALUE) (((VALUE) == OB_NDBANK_SINGLE_BANK) || \
  565. ((VALUE) == OB_NDBANK_DUAL_BANK))
  566. #define IS_FLASH_BANK(BANK) (((BANK) == FLASH_BANK_1) || \
  567. ((BANK) == FLASH_BANK_2) || \
  568. ((BANK) == FLASH_BANK_BOTH))
  569. #endif /* FLASH_OPTCR_nDBANK */
  570. #if defined (FLASH_OPTCR_nDBOOT)
  571. #define IS_OB_NDBOOT(VALUE) (((VALUE) == OB_DUAL_BOOT_DISABLE) || \
  572. ((VALUE) == OB_DUAL_BOOT_ENABLE))
  573. #endif /* FLASH_OPTCR_nDBOOT */
  574. #if defined (FLASH_OPTCR2_PCROP)
  575. #define IS_OB_PCROP_SECTOR(SECTOR) (((SECTOR) & (uint32_t)0xFFFFFF00U) == 0x00000000U)
  576. #define IS_OB_PCROP_RDP_VALUE(VALUE) (((VALUE) == OB_PCROP_RDP_DISABLE) || \
  577. ((VALUE) == OB_PCROP_RDP_ENABLE))
  578. #endif /* FLASH_OPTCR2_PCROP */
  579. /**
  580. * @}
  581. */
  582. /**
  583. * @}
  584. */
  585. /* Private functions ---------------------------------------------------------*/
  586. /** @defgroup FLASHEx_Private_Functions FLASH Private Functions
  587. * @{
  588. */
  589. void FLASH_Erase_Sector(uint32_t Sector, uint8_t VoltageRange);
  590. /**
  591. * @}
  592. */
  593. /**
  594. * @}
  595. */
  596. /**
  597. * @}
  598. */
  599. #ifdef __cplusplus
  600. }
  601. #endif
  602. #endif /* __STM32F7xx_HAL_FLASH_EX_H */