adapter_conn.sch 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. EESchema Schematic File Version 4
  2. EELAYER 30 0
  3. EELAYER END
  4. $Descr A4 11693 8268
  5. encoding utf-8
  6. Sheet 7 7
  7. Title "MAX80"
  8. Date "2021-01-31"
  9. Rev "0.01"
  10. Comp "No Name"
  11. Comment1 ""
  12. Comment2 ""
  13. Comment3 ""
  14. Comment4 ""
  15. $EndDescr
  16. $Comp
  17. L Connector_Generic:Conn_02x20_Odd_Even J4
  18. U 1 1 60B95FED
  19. P 6050 4300
  20. F 0 "J4" V 6054 3213 50 0000 R CNN
  21. F 1 "Conn_02x20_Odd_Even" V 6145 3213 50 0000 R CNN
  22. F 2 "Connector_IDC:IDC-Header_2x20_P2.54mm_Horizontal" H 6050 4300 50 0001 C CNN
  23. F 3 "~" H 6050 4300 50 0001 C CNN
  24. 1 6050 4300
  25. 1 0 0 -1
  26. $EndComp
  27. Text GLabel 5800 3400 0 50 Input ~ 0
  28. FPGA_TCK
  29. Text GLabel 5800 3500 0 50 Input ~ 0
  30. FPGA_TDO
  31. Text GLabel 5800 3600 0 50 Input ~ 0
  32. FPGA_TMS
  33. Text GLabel 5800 3800 0 50 Input ~ 0
  34. FPGA_TDI
  35. $Comp
  36. L power:GND #PWR0129
  37. U 1 1 60BAB928
  38. P 7100 3900
  39. F 0 "#PWR0129" H 7100 3650 50 0001 C CNN
  40. F 1 "GND" H 7105 3727 50 0000 C CNN
  41. F 2 "" H 7100 3900 50 0001 C CNN
  42. F 3 "" H 7100 3900 50 0001 C CNN
  43. 1 7100 3900
  44. 1 0 0 -1
  45. $EndComp
  46. NoConn ~ 6350 3700
  47. NoConn ~ 6350 3600
  48. NoConn ~ 5850 3700
  49. Wire Wire Line
  50. 5800 3800 5850 3800
  51. Wire Wire Line
  52. 5800 3600 5850 3600
  53. Wire Wire Line
  54. 5800 3500 5850 3500
  55. Wire Wire Line
  56. 5800 3400 5850 3400
  57. $Comp
  58. L power:+3V3 #PWR0130
  59. U 1 1 60BBF195
  60. P 6450 3250
  61. F 0 "#PWR0130" H 6450 3100 50 0001 C CNN
  62. F 1 "+3V3" H 6465 3423 50 0000 C CNN
  63. F 2 "" H 6450 3250 50 0001 C CNN
  64. F 3 "" H 6450 3250 50 0001 C CNN
  65. 1 6450 3250
  66. 1 0 0 -1
  67. $EndComp
  68. Text GLabel 6350 4900 2 50 Input ~ 0
  69. ESP32_TMS
  70. $Comp
  71. L power:+3V3 #PWR0146
  72. U 1 1 61136360
  73. P 5200 4850
  74. F 0 "#PWR0146" H 5200 4700 50 0001 C CNN
  75. F 1 "+3V3" H 5215 5023 50 0000 C CNN
  76. F 2 "" H 5200 4850 50 0001 C CNN
  77. F 3 "" H 5200 4850 50 0001 C CNN
  78. 1 5200 4850
  79. 1 0 0 -1
  80. $EndComp
  81. $Comp
  82. L power:GND #PWR0147
  83. U 1 1 61136E2E
  84. P 5750 5400
  85. F 0 "#PWR0147" H 5750 5150 50 0001 C CNN
  86. F 1 "GND" H 5755 5227 50 0000 C CNN
  87. F 2 "" H 5750 5400 50 0001 C CNN
  88. F 3 "" H 5750 5400 50 0001 C CNN
  89. 1 5750 5400
  90. 1 0 0 -1
  91. $EndComp
  92. Wire Wire Line
  93. 5850 5000 5750 5000
  94. Wire Wire Line
  95. 5750 5000 5750 5100
  96. Wire Wire Line
  97. 5750 5100 5850 5100
  98. Connection ~ 5750 5100
  99. Wire Wire Line
  100. 5750 5100 5750 5200
  101. Wire Wire Line
  102. 5750 5200 5850 5200
  103. Connection ~ 5750 5200
  104. Wire Wire Line
  105. 5750 5200 5750 5300
  106. Wire Wire Line
  107. 5750 5300 5850 5300
  108. Connection ~ 5750 5300
  109. Wire Wire Line
  110. 5750 5300 5750 5400
  111. Text GLabel 6350 5000 2 50 Input ~ 0
  112. ESP32_TCK
  113. Text GLabel 6350 5100 2 50 Input ~ 0
  114. ESP32_TDO
  115. Text GLabel 6350 5200 2 50 Input ~ 0
  116. ESP32_TDI
  117. NoConn ~ 6350 5300
  118. Text GLabel 6350 4700 2 50 Input ~ 0
  119. ESP32_EN
  120. Wire Wire Line
  121. 5200 4850 5200 4900
  122. Wire Wire Line
  123. 5200 4900 5850 4900
  124. Text GLabel 6350 4800 2 50 Input ~ 0
  125. ESP32_IO0
  126. Text GLabel 5850 4700 0 50 Input ~ 0
  127. ESP32_TXD
  128. Text HLabel 6400 3900 2 50 Input ~ 0
  129. FPGA_SDA
  130. Wire Wire Line
  131. 5800 3900 5850 3900
  132. Text HLabel 5800 3900 0 50 Input ~ 0
  133. FPGA_SCL
  134. Wire Wire Line
  135. 6350 3900 6400 3900
  136. Text GLabel 6350 4400 2 50 Input ~ 0
  137. ESP32_MOSI
  138. Text GLabel 6350 4600 2 50 Input ~ 0
  139. ESP32_MISO
  140. Text GLabel 6350 4500 2 50 Input ~ 0
  141. ESP32_SCK
  142. Text GLabel 5850 4600 0 50 Input ~ 0
  143. ESP32_CS0
  144. Text GLabel 5850 4500 0 50 Input ~ 0
  145. ESP32_CS1
  146. Text GLabel 5850 4300 0 50 Input ~ 0
  147. ESP32_CS2
  148. Text GLabel 5850 4400 0 50 Input ~ 0
  149. ESP32_SCL
  150. Text GLabel 6350 4300 2 50 Input ~ 0
  151. ESP32_SDA
  152. Text GLabel 5850 4000 0 50 Input ~ 0
  153. FPGA_GPIO0
  154. Text GLabel 6350 4000 2 50 Input ~ 0
  155. FPGA_GPIO1
  156. Text GLabel 5850 4100 0 50 Input ~ 0
  157. FPGA_GPIO2
  158. Text GLabel 6350 4100 2 50 Input ~ 0
  159. FPGA_GPIO3
  160. Text GLabel 5850 4200 0 50 Input ~ 0
  161. FPGA_GPIO4
  162. Text GLabel 6350 4200 2 50 Input ~ 0
  163. FPGA_GPIO5
  164. Text GLabel 5850 4800 0 50 Input ~ 0
  165. ESP32_RXD
  166. Wire Wire Line
  167. 7100 3800 7100 3900
  168. Wire Wire Line
  169. 6350 3800 7100 3800
  170. Wire Wire Line
  171. 7100 3400 7100 3800
  172. Wire Wire Line
  173. 6350 3400 7100 3400
  174. Connection ~ 7100 3800
  175. Wire Wire Line
  176. 6350 3500 6450 3500
  177. Wire Wire Line
  178. 6450 3500 6450 3250
  179. $EndSCHEMATC