| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185 | // megafunction wizard: %FIFO%// GENERATION: STANDARD// VERSION: WM1.0// MODULE: dcfifo_mixed_widths // ============================================================// File Name: ddufifo.v// Megafunction Name(s):// 			dcfifo_mixed_widths//// Simulation Library Files(s):// 			altera_mf// ============================================================// ************************************************************// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!//// 20.1.1 Build 720 11/11/2020 SJ Lite Edition// ************************************************************//Copyright (C) 2020  Intel Corporation. All rights reserved.//Your use of Intel Corporation's design tools, logic functions //and other software and tools, and any partner logic //functions, and any output files from any of the foregoing //(including device programming or simulation files), and any //associated documentation or information are expressly subject //to the terms and conditions of the Intel Program License //Subscription Agreement, the Intel Quartus Prime License Agreement,//the Intel FPGA IP License Agreement, or other applicable license//agreement, including, without limitation, that your use is for//the sole purpose of programming logic devices manufactured by//Intel and sold by Intel or its authorized distributors.  Please//refer to the applicable agreement for further details, at//https://fpgasoftware.intel.com/eula.// synopsys translate_off`timescale 1 ps / 1 ps// synopsys translate_onmodule ddufifo (	aclr,	data,	rdclk,	rdreq,	wrclk,	wrreq,	q,	rdusedw,	wrusedw);	input	  aclr;	input	[1:0]  data;	input	  rdclk;	input	  rdreq;	input	  wrclk;	input	  wrreq;	output	[15:0]  q;	output	[8:0]  rdusedw;	output	[11:0]  wrusedw;`ifndef ALTERA_RESERVED_QIS// synopsys translate_off`endif	tri0	  aclr;`ifndef ALTERA_RESERVED_QIS// synopsys translate_on`endif	wire [15:0] sub_wire0;	wire [8:0] sub_wire1;	wire [11:0] sub_wire2;	wire [15:0] q = sub_wire0[15:0];	wire [8:0] rdusedw = sub_wire1[8:0];	wire [11:0] wrusedw = sub_wire2[11:0];	dcfifo_mixed_widths	dcfifo_mixed_widths_component (				.aclr (aclr),				.data (data),				.rdclk (rdclk),				.rdreq (rdreq),				.wrclk (wrclk),				.wrreq (wrreq),				.q (sub_wire0),				.rdusedw (sub_wire1),				.wrusedw (sub_wire2),				.eccstatus (),				.rdempty (),				.rdfull (),				.wrempty (),				.wrfull ());	defparam		dcfifo_mixed_widths_component.intended_device_family = "Cyclone IV E",		dcfifo_mixed_widths_component.lpm_numwords = 4096,		dcfifo_mixed_widths_component.lpm_showahead = "OFF",		dcfifo_mixed_widths_component.lpm_type = "dcfifo_mixed_widths",		dcfifo_mixed_widths_component.lpm_width = 2,		dcfifo_mixed_widths_component.lpm_widthu = 12,		dcfifo_mixed_widths_component.lpm_widthu_r = 9,		dcfifo_mixed_widths_component.lpm_width_r = 16,		dcfifo_mixed_widths_component.overflow_checking = "ON",		dcfifo_mixed_widths_component.rdsync_delaypipe = 4,		dcfifo_mixed_widths_component.read_aclr_synch = "OFF",		dcfifo_mixed_widths_component.underflow_checking = "ON",		dcfifo_mixed_widths_component.use_eab = "ON",		dcfifo_mixed_widths_component.write_aclr_synch = "OFF",		dcfifo_mixed_widths_component.wrsync_delaypipe = 4;endmodule// ============================================================// CNX file retrieval info// ============================================================// Retrieval info: PRIVATE: AlmostEmpty NUMERIC "0"// Retrieval info: PRIVATE: AlmostEmptyThr NUMERIC "-1"// Retrieval info: PRIVATE: AlmostFull NUMERIC "0"// Retrieval info: PRIVATE: AlmostFullThr NUMERIC "-1"// Retrieval info: PRIVATE: CLOCKS_ARE_SYNCHRONIZED NUMERIC "0"// Retrieval info: PRIVATE: Clock NUMERIC "4"// Retrieval info: PRIVATE: Depth NUMERIC "4096"// Retrieval info: PRIVATE: Empty NUMERIC "1"// Retrieval info: PRIVATE: Full NUMERIC "1"// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"// Retrieval info: PRIVATE: LE_BasedFIFO NUMERIC "0"// Retrieval info: PRIVATE: LegacyRREQ NUMERIC "1"// Retrieval info: PRIVATE: MAX_DEPTH_BY_9 NUMERIC "0"// Retrieval info: PRIVATE: OVERFLOW_CHECKING NUMERIC "0"// Retrieval info: PRIVATE: Optimize NUMERIC "2"// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"// Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"// Retrieval info: PRIVATE: UNDERFLOW_CHECKING NUMERIC "0"// Retrieval info: PRIVATE: UsedW NUMERIC "1"// Retrieval info: PRIVATE: Width NUMERIC "2"// Retrieval info: PRIVATE: dc_aclr NUMERIC "1"// Retrieval info: PRIVATE: diff_widths NUMERIC "1"// Retrieval info: PRIVATE: msb_usedw NUMERIC "0"// Retrieval info: PRIVATE: output_width NUMERIC "16"// Retrieval info: PRIVATE: rsEmpty NUMERIC "0"// Retrieval info: PRIVATE: rsFull NUMERIC "0"// Retrieval info: PRIVATE: rsUsedW NUMERIC "1"// Retrieval info: PRIVATE: sc_aclr NUMERIC "0"// Retrieval info: PRIVATE: sc_sclr NUMERIC "0"// Retrieval info: PRIVATE: wsEmpty NUMERIC "0"// Retrieval info: PRIVATE: wsFull NUMERIC "0"// Retrieval info: PRIVATE: wsUsedW NUMERIC "1"// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"// Retrieval info: CONSTANT: LPM_NUMWORDS NUMERIC "4096"// Retrieval info: CONSTANT: LPM_SHOWAHEAD STRING "OFF"// Retrieval info: CONSTANT: LPM_TYPE STRING "dcfifo_mixed_widths"// Retrieval info: CONSTANT: LPM_WIDTH NUMERIC "2"// Retrieval info: CONSTANT: LPM_WIDTHU NUMERIC "12"// Retrieval info: CONSTANT: LPM_WIDTHU_R NUMERIC "9"// Retrieval info: CONSTANT: LPM_WIDTH_R NUMERIC "16"// Retrieval info: CONSTANT: OVERFLOW_CHECKING STRING "ON"// Retrieval info: CONSTANT: RDSYNC_DELAYPIPE NUMERIC "4"// Retrieval info: CONSTANT: READ_ACLR_SYNCH STRING "OFF"// Retrieval info: CONSTANT: UNDERFLOW_CHECKING STRING "ON"// Retrieval info: CONSTANT: USE_EAB STRING "ON"// Retrieval info: CONSTANT: WRITE_ACLR_SYNCH STRING "OFF"// Retrieval info: CONSTANT: WRSYNC_DELAYPIPE NUMERIC "4"// Retrieval info: USED_PORT: aclr 0 0 0 0 INPUT GND "aclr"// Retrieval info: USED_PORT: data 0 0 2 0 INPUT NODEFVAL "data[1..0]"// Retrieval info: USED_PORT: q 0 0 16 0 OUTPUT NODEFVAL "q[15..0]"// Retrieval info: USED_PORT: rdclk 0 0 0 0 INPUT NODEFVAL "rdclk"// Retrieval info: USED_PORT: rdreq 0 0 0 0 INPUT NODEFVAL "rdreq"// Retrieval info: USED_PORT: rdusedw 0 0 9 0 OUTPUT NODEFVAL "rdusedw[8..0]"// Retrieval info: USED_PORT: wrclk 0 0 0 0 INPUT NODEFVAL "wrclk"// Retrieval info: USED_PORT: wrreq 0 0 0 0 INPUT NODEFVAL "wrreq"// Retrieval info: USED_PORT: wrusedw 0 0 12 0 OUTPUT NODEFVAL "wrusedw[11..0]"// Retrieval info: CONNECT: @aclr 0 0 0 0 aclr 0 0 0 0// Retrieval info: CONNECT: @data 0 0 2 0 data 0 0 2 0// Retrieval info: CONNECT: @rdclk 0 0 0 0 rdclk 0 0 0 0// Retrieval info: CONNECT: @rdreq 0 0 0 0 rdreq 0 0 0 0// Retrieval info: CONNECT: @wrclk 0 0 0 0 wrclk 0 0 0 0// Retrieval info: CONNECT: @wrreq 0 0 0 0 wrreq 0 0 0 0// Retrieval info: CONNECT: q 0 0 16 0 @q 0 0 16 0// Retrieval info: CONNECT: rdusedw 0 0 9 0 @rdusedw 0 0 9 0// Retrieval info: CONNECT: wrusedw 0 0 12 0 @wrusedw 0 0 12 0// Retrieval info: GEN_FILE: TYPE_NORMAL ddufifo.v TRUE// Retrieval info: GEN_FILE: TYPE_NORMAL ddufifo.inc FALSE// Retrieval info: GEN_FILE: TYPE_NORMAL ddufifo.cmp FALSE// Retrieval info: GEN_FILE: TYPE_NORMAL ddufifo.bsf FALSE// Retrieval info: GEN_FILE: TYPE_NORMAL ddufifo_inst.v TRUE// Retrieval info: GEN_FILE: TYPE_NORMAL ddufifo_bb.v TRUE// Retrieval info: LIB_FILE: altera_mf
 |