| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123 | # -*- tcl -*-set_global_assignment -name TOP_LEVEL_ENTITY bypassset_global_assignment -name SYSTEMVERILOG_FILE bypass.svset_global_assignment -name FAMILY "Cyclone IV E"set_global_assignment -name DEVICE EP4CE15F17C8set_global_assignment -name ORIGINAL_QUARTUS_VERSION 21.1.0set_global_assignment -name PROJECT_CREATION_TIME_DATE "16:21:14  DECEMBER 22, 2021"set_global_assignment -name PROJECT_OUTPUT_DIRECTORY outputset_global_assignment -name MIN_CORE_JUNCTION_TEMP 0set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85set_global_assignment -name DEVICE_FILTER_PACKAGE EQFPset_global_assignment -name DEVICE_FILTER_PIN_COUNT 144set_global_assignment -name DEVICE_FILTER_SPEED_GRADE 8set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 256set_global_assignment -name EDA_SIMULATION_TOOL "Questa Intel FPGA (SystemVerilog)"set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulationset_global_assignment -name EDA_OUTPUT_DATA_FORMAT "SYSTEMVERILOG HDL" -section_id eda_simulationset_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_timingset_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_symbolset_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_signal_integrityset_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_boundary_scanset_global_assignment -name DEVICE_MIGRATION_LIST EP4CE15F17C8set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Topset_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Topset_global_assignment -name PARTITION_COLOR 16764057 -section_id Topset_global_assignment -name VCCA_USER_VOLTAGE 2.5Vset_global_assignment -name POWER_PRESET_COOLING_SOLUTION "NO HEAT SINK WITH STILL AIR"set_global_assignment -name POWER_BOARD_THERMAL_MODEL "NONE (CONSERVATIVE)"set_global_assignment -name POWER_DEFAULT_INPUT_IO_TOGGLE_RATE "12.5 %"set_global_assignment -name VHDL_INPUT_VERSION VHDL_2008set_global_assignment -name VHDL_SHOW_LMF_MAPPING_MESSAGES OFFset_global_assignment -name VERILOG_INPUT_VERSION SYSTEMVERILOG_2005set_global_assignment -name VERILOG_SHOW_LMF_MAPPING_MESSAGES OFFset_global_assignment -name REMOVE_REDUNDANT_LOGIC_CELLS ONset_global_assignment -name HDL_MESSAGE_LEVEL LEVEL3set_global_assignment -name SYNTH_PROTECT_SDC_CONSTRAINT ONset_global_assignment -name SYNTH_MESSAGE_LEVEL HIGHset_global_assignment -name OPTIMIZE_IOC_REGISTER_PLACEMENT_FOR_TIMING "PACK ALL IO REGISTERS"set_global_assignment -name MUX_RESTRUCTURE AUTOset_global_assignment -name WEAK_PULL_UP_RESISTOR ONset_global_assignment -name ENABLE_OCT_DONE OFFset_global_assignment -name ENABLE_CONFIGURATION_PINS OFFset_global_assignment -name ENABLE_BOOT_SEL_PIN OFFset_global_assignment -name USE_CONFIGURATION_DEVICE ONset_global_assignment -name INTERNAL_FLASH_UPDATE_MODE "SINGLE COMP IMAGE"set_global_assignment -name STRATIXIII_UPDATE_MODE STANDARDset_global_assignment -name CRC_ERROR_OPEN_DRAIN OFFset_global_assignment -name GENERATE_JBC_FILE ONset_global_assignment -name STRATIX_DEVICE_IO_STANDARD "3.3-V LVTTL"set_global_assignment -name OUTPUT_IO_TIMING_NEAR_END_VMEAS "HALF VCCIO" -riseset_global_assignment -name OUTPUT_IO_TIMING_NEAR_END_VMEAS "HALF VCCIO" -fallset_global_assignment -name OUTPUT_IO_TIMING_FAR_END_VMEAS "HALF SIGNAL SWING" -riseset_global_assignment -name OUTPUT_IO_TIMING_FAR_END_VMEAS "HALF SIGNAL SWING" -fallset_instance_assignment -name CURRENT_STRENGTH_NEW "MAXIMUM CURRENT" -to sr_clkset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to clock_*set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 6set_global_assignment -name IOBANK_VCCIO 2.5V -section_id 5set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 2set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 1set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 8set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 7set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 4set_global_assignment -name IOBANK_VCCIO 3.3V -section_id 3set_global_assignment -name CYCLONEII_RESERVE_NCEO_AFTER_CONFIGURATION "USE AS REGULAR IO"set_global_assignment -name RESERVE_DATA0_AFTER_CONFIGURATION "USE AS REGULAR IO"set_global_assignment -name RESERVE_DATA1_AFTER_CONFIGURATION "USE AS REGULAR IO"set_global_assignment -name RESERVE_FLASH_NCE_AFTER_CONFIGURATION "USE AS REGULAR IO"set_global_assignment -name RESERVE_DCLK_AFTER_CONFIGURATION "USE AS REGULAR IO"set_global_assignment -name CYCLONEIII_CONFIGURATION_DEVICE EPCQ128Aset_global_assignment -name FORCE_CONFIGURATION_VCCIO ONset_global_assignment -name CONFIGURATION_VCCIO_LEVEL 3.3Vset_global_assignment -name RESERVE_ALL_UNUSED_PINS "AS INPUT TRI-STATED WITH WEAK PULL-UP"set_global_assignment -name PRE_FLOW_SCRIPT_FILE "quartus_sh:scripts/preflow.tcl"set_global_assignment -name POST_MODULE_SCRIPT_FILE "quartus_sh:scripts/postmodule.tcl"set_global_assignment -name OPTIMIZATION_MODE "AGGRESSIVE PERFORMANCE"set_global_assignment -name AUTO_RAM_TO_LCELL_CONVERSION ONset_global_assignment -name SYNTH_GATED_CLOCK_CONVERSION ONset_global_assignment -name PRE_MAPPING_RESYNTHESIS ONset_global_assignment -name ROUTER_CLOCKING_TOPOLOGY_ANALYSIS ONset_global_assignment -name QII_AUTO_PACKED_REGISTERS "SPARSE AUTO"set_global_assignment -name SAVE_DISK_SPACE OFFset_global_assignment -name TIMING_ANALYZER_MULTICORNER_ANALYSIS ONset_global_assignment -name SMART_RECOMPILE ONset_global_assignment -name EDA_TEST_BENCH_ENABLE_STATUS TEST_BENCH_MODE -section_id eda_simulationset_global_assignment -name EDA_NATIVELINK_SIMULATION_TEST_BENCH testclk -section_id eda_simulationset_global_assignment -name EDA_TEST_BENCH_NAME testclk -section_id eda_simulationset_global_assignment -name EDA_DESIGN_INSTANCE_NAME max80 -section_id testclkset_global_assignment -name EDA_TEST_BENCH_RUN_SIM_FOR "1 ms" -section_id testclkset_global_assignment -name EDA_TEST_BENCH_MODULE_NAME testclk -section_id testclkset_global_assignment -name EDA_TEST_BENCH_FILE simulation/testclk.sv -section_id testclkset_global_assignment -name EDA_NATIVELINK_PORTABLE_FILE_PATHS ON -section_id eda_simulationset_global_assignment -name OCP_HW_EVAL DISABLEset_global_assignment -name TIMING_ANALYZER_DO_REPORT_TIMING ONset_global_assignment -name READ_OR_WRITE_IN_BYTE_ADDRESS ONset_global_assignment -name POWER_REPORT_POWER_DISSIPATION ONset_global_assignment -name POWER_USE_DEVICE_CHARACTERISTICS MAXIMUMset_global_assignment -name POWER_USE_TA_VALUE 35set_global_assignment -name SOURCE_FILE bypass.pinsset_global_assignment -name SOURCE_TCL_SCRIPT_FILE scripts/pins.tclset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to rtc_32khzset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to altera_reserved_tdoset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to altera_reserved_tckset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to altera_reserved_tdiset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to altera_reserved_tmsset_instance_assignment -name WEAK_PULL_UP_RESISTOR OFF -to flash_clkset_instance_assignment -name WEAK_PULL_UP_RESISTOR ON -to flash_cs_nset_instance_assignment -name WEAK_PULL_UP_RESISTOR ON -to board_idset_global_assignment -name EDA_BOARD_DESIGN_BOUNDARY_SCAN_TOOL "BSDL (Boundary Scan)"set_global_assignment -name EDA_NETLIST_WRITER_OUTPUT_DIR /home/hpa/abc80/max80/fw/fpga/bsdl -section_id eda_board_design_boundary_scanset_global_assignment -name EDA_BOARD_BOUNDARY_SCAN_OPERATION POST_CONFIG -section_id eda_board_design_boundary_scan
 |