123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545 |
- -- Copyright (C) 2020 Intel Corporation. All rights reserved.
- -- Your use of Intel Corporation's design tools, logic functions
- -- and other software and tools, and any partner logic
- -- functions, and any output files from any of the foregoing
- -- (including device programming or simulation files), and any
- -- associated documentation or information are expressly subject
- -- to the terms and conditions of the Intel Program License
- -- Subscription Agreement, the Intel Quartus Prime License Agreement,
- -- the Intel FPGA IP License Agreement, or other applicable license
- -- agreement, including, without limitation, that your use is for
- -- the sole purpose of programming logic devices manufactured by
- -- Intel and sold by Intel or its authorized distributors. Please
- -- refer to the applicable agreement for further details, at
- -- https://fpgasoftware.intel.com/eula.
- --DB1_dataout is sdram:sdram|ddio_out:sr_clk_out|altddio_out:ALTDDIO_OUT_component|ddio_out_rnj:auto_generated|dataout
- DB1_dataout = DDIO_OUT(.DATAINHI(GND), .DATAINLO(VCC), , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L56, T1_wire_pll1_clk, rst_n, , , abc_a, , , F1L207);
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L59, T1_wire_pll1_clk, rst_n, , , abc_a, , , F1L207);
- --F1_dram_dqm is sdram:sdram|dram_dqm
- --register power-up is low
- F1_dram_dqm = DFFEAS(F1L43, T1_wire_pll1_clk, rst_n, , , , , F1_state.st_p0_rd, );
- --F1_dram_dqm is sdram:sdram|dram_dqm
- --register power-up is low
- F1_dram_dqm = DFFEAS(F1L42, T1_wire_pll1_clk, rst_n, , , , , F1_state.st_p0_rd, );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L282, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L285, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L288, T1_wire_pll1_clk, rst_n, , , , , , );
- --M1_wire_ddio_outa_dataout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out|wire_ddio_outa_dataout
- M1_wire_ddio_outa_dataout = DDIO_OUT(.DATAINHI(Q1_shift_reg), .DATAINLO(Q2_shift_reg), , , .ARESET(!T1_wire_pll1_locked), );
- --M1_wire_ddio_outa_dataout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out|wire_ddio_outa_dataout
- M1_wire_ddio_outa_dataout = DDIO_OUT(.DATAINHI(Q3_shift_reg), .DATAINLO(Q4_shift_reg), , , .ARESET(!T1_wire_pll1_locked), );
- --M1_wire_ddio_outa_dataout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out|wire_ddio_outa_dataout
- M1_wire_ddio_outa_dataout = DDIO_OUT(.DATAINHI(Q5_shift_reg), .DATAINLO(Q6_shift_reg), , , .ARESET(!T1_wire_pll1_locked), );
- --P1_wire_ddio_outa_dataout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out1:outclock_ddio|wire_ddio_outa_dataout
- P1_wire_ddio_outa_dataout = DDIO_OUT(.DATAINHI(N1_shift_reg), .DATAINLO(N2_shift_reg), , , .ARESET(!T1_wire_pll1_locked), );
- --T1_wire_pll1_locked is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_locked
- T1_wire_pll1_locked = EQUATION NOT SUPPORTED;
- --T1_wire_pll1_fbout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_fbout
- T1_wire_pll1_fbout = EQUATION NOT SUPPORTED;
- --T1_wire_pll1_clk is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_clk
- T1_wire_pll1_clk = EQUATION NOT SUPPORTED;
- --T1_wire_pll1_clk is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_clk
- T1_wire_pll1_clk = EQUATION NOT SUPPORTED;
- --T1_wire_pll1_clk is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_clk
- T1_wire_pll1_clk = EQUATION NOT SUPPORTED;
- --F1_op_cycle is sdram:sdram|op_cycle
- --register power-up is low
- F1_op_cycle = DFFEAS(F1L146, T1_wire_pll1_clk, rst_n, , , VCC, , , F1L35);
- --F1_op_cycle is sdram:sdram|op_cycle
- --register power-up is low
- F1_op_cycle = DFFEAS(F1L149, T1_wire_pll1_clk, rst_n, , , A1L394, , , F1L35);
- --F1_op_cycle is sdram:sdram|op_cycle
- --register power-up is low
- F1_op_cycle = DFFEAS(F1L155, T1_wire_pll1_clk, rst_n, , , A1L394, , , F1L35);
- --F1_op_cycle is sdram:sdram|op_cycle
- --register power-up is low
- F1_op_cycle = DFFEAS(F1L152, T1_wire_pll1_clk, rst_n, , , A1L394, , , F1L35);
- --F1_op_cycle is sdram:sdram|op_cycle
- --register power-up is low
- F1_op_cycle = DFFEAS(F1L158, T1_wire_pll1_clk, rst_n, , , A1L394, , , F1L35);
- --F1L56 is sdram:sdram|dram_a~0
- F1L56 = (F1_state.st_idle & ((F1L8))) # (!F1_state.st_idle & (F1L34));
- --F1L59 is sdram:sdram|dram_a~1
- F1L59 = (F1_state.st_idle & ((F1L7))) # (!F1_state.st_idle & (F1L34));
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1L142, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L197, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L200, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_state.st_rfsh is sdram:sdram|state.st_rfsh
- --register power-up is low
- F1_state.st_rfsh = DFFEAS(F1L221, T1_wire_pll1_clk, rst_n, , F1L218, , , !F1_state.st_idle, );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L279, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L276, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L273, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L270, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L267, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L264, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L261, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L258, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L255, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L252, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L249, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L246, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L243, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L240, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L237, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L234, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L231, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L228, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L225, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L222, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L219, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L216, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L213, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L210, T1_wire_pll1_clk, rst_n, , , , , , );
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L207, T1_wire_pll1_clk, rst_n, , , , , , );
- --A1L207 is led_ctr~28
- A1L207 = (led_ctr & (led_ctr $ (VCC))) # (!led_ctr & (led_ctr & VCC));
- --A1L208 is led_ctr~29
- A1L208 = CARRY((led_ctr & led_ctr));
- --A1L210 is led_ctr~30
- A1L210 = (led_ctr & (!A1L208)) # (!led_ctr & ((A1L208) # (GND)));
- --A1L211 is led_ctr~31
- A1L211 = CARRY((!A1L208) # (!led_ctr));
- --A1L213 is led_ctr~32
- A1L213 = (led_ctr & (A1L211 $ (GND))) # (!led_ctr & (!A1L211 & VCC));
- --A1L214 is led_ctr~33
- A1L214 = CARRY((led_ctr & !A1L211));
- --A1L216 is led_ctr~34
- A1L216 = (led_ctr & (!A1L214)) # (!led_ctr & ((A1L214) # (GND)));
- --A1L217 is led_ctr~35
- A1L217 = CARRY((!A1L214) # (!led_ctr));
- --A1L219 is led_ctr~36
- A1L219 = (led_ctr & (A1L217 $ (GND))) # (!led_ctr & (!A1L217 & VCC));
- --A1L220 is led_ctr~37
- A1L220 = CARRY((led_ctr & !A1L217));
- --A1L222 is led_ctr~38
- A1L222 = (led_ctr & (!A1L220)) # (!led_ctr & ((A1L220) # (GND)));
- --A1L223 is led_ctr~39
- A1L223 = CARRY((!A1L220) # (!led_ctr));
- --A1L225 is led_ctr~40
- A1L225 = (led_ctr & (A1L223 $ (GND))) # (!led_ctr & (!A1L223 & VCC));
- --A1L226 is led_ctr~41
- A1L226 = CARRY((led_ctr & !A1L223));
- --A1L228 is led_ctr~42
- A1L228 = (led_ctr & (!A1L226)) # (!led_ctr & ((A1L226) # (GND)));
- --A1L229 is led_ctr~43
- A1L229 = CARRY((!A1L226) # (!led_ctr));
- --A1L231 is led_ctr~44
- A1L231 = (led_ctr & (A1L229 $ (GND))) # (!led_ctr & (!A1L229 & VCC));
- --A1L232 is led_ctr~45
- A1L232 = CARRY((led_ctr & !A1L229));
- --A1L234 is led_ctr~46
- A1L234 = (led_ctr & (!A1L232)) # (!led_ctr & ((A1L232) # (GND)));
- --A1L235 is led_ctr~47
- A1L235 = CARRY((!A1L232) # (!led_ctr));
- --A1L237 is led_ctr~48
- A1L237 = (led_ctr & (A1L235 $ (GND))) # (!led_ctr & (!A1L235 & VCC));
- --A1L238 is led_ctr~49
- A1L238 = CARRY((led_ctr & !A1L235));
- --A1L240 is led_ctr~50
- A1L240 = (led_ctr & (!A1L238)) # (!led_ctr & ((A1L238) # (GND)));
- --A1L241 is led_ctr~51
- A1L241 = CARRY((!A1L238) # (!led_ctr));
- --A1L243 is led_ctr~52
- A1L243 = (led_ctr & (A1L241 $ (GND))) # (!led_ctr & (!A1L241 & VCC));
- --A1L244 is led_ctr~53
- A1L244 = CARRY((led_ctr & !A1L241));
- --A1L246 is led_ctr~54
- A1L246 = (led_ctr & (!A1L244)) # (!led_ctr & ((A1L244) # (GND)));
- --A1L247 is led_ctr~55
- A1L247 = CARRY((!A1L244) # (!led_ctr));
- --A1L249 is led_ctr~56
- A1L249 = (led_ctr & (A1L247 $ (GND))) # (!led_ctr & (!A1L247 & VCC));
- --A1L250 is led_ctr~57
- A1L250 = CARRY((led_ctr & !A1L247));
- --A1L252 is led_ctr~58
- A1L252 = (led_ctr & (!A1L250)) # (!led_ctr & ((A1L250) # (GND)));
- --A1L253 is led_ctr~59
- A1L253 = CARRY((!A1L250) # (!led_ctr));
- --A1L255 is led_ctr~60
- A1L255 = (led_ctr & (A1L253 $ (GND))) # (!led_ctr & (!A1L253 & VCC));
- --A1L256 is led_ctr~61
- A1L256 = CARRY((led_ctr & !A1L253));
- --A1L258 is led_ctr~62
- A1L258 = (led_ctr & (!A1L256)) # (!led_ctr & ((A1L256) # (GND)));
- --A1L259 is led_ctr~63
- A1L259 = CARRY((!A1L256) # (!led_ctr));
- --A1L261 is led_ctr~64
- A1L261 = (led_ctr & (A1L259 $ (GND))) # (!led_ctr & (!A1L259 & VCC));
- --A1L262 is led_ctr~65
- A1L262 = CARRY((led_ctr & !A1L259));
- --A1L264 is led_ctr~66
- A1L264 = (led_ctr & (!A1L262)) # (!led_ctr & ((A1L262) # (GND)));
- --A1L265 is led_ctr~67
- A1L265 = CARRY((!A1L262) # (!led_ctr));
- --A1L267 is led_ctr~68
- A1L267 = (led_ctr & (A1L265 $ (GND))) # (!led_ctr & (!A1L265 & VCC));
- --A1L268 is led_ctr~69
- A1L268 = CARRY((led_ctr & !A1L265));
- --A1L270 is led_ctr~70
- A1L270 = (led_ctr & (!A1L268)) # (!led_ctr & ((A1L268) # (GND)));
- --A1L271 is led_ctr~71
- A1L271 = CARRY((!A1L268) # (!led_ctr));
- --A1L273 is led_ctr~72
- A1L273 = (led_ctr & (A1L271 $ (GND))) # (!led_ctr & (!A1L271 & VCC));
- --A1L274 is led_ctr~73
- A1L274 = CARRY((led_ctr & !A1L271));
- --A1L276 is led_ctr~74
- A1L276 = (led_ctr & (!A1L274)) # (!led_ctr & ((A1L274) # (GND)));
- --A1L277 is led_ctr~75
- A1L277 = CARRY((!A1L274) # (!led_ctr));
- --A1L279 is led_ctr~76
- A1L279 = (led_ctr & (A1L277 $ (GND))) # (!led_ctr & (!A1L277 & VCC));
- --A1L280 is led_ctr~77
- A1L280 = CARRY((led_ctr & !A1L277));
- --A1L282 is led_ctr~78
- A1L282 = (led_ctr & (!A1L280)) # (!led_ctr & ((A1L280) # (GND)));
- --A1L283 is led_ctr~79
- A1L283 = CARRY((!A1L280) # (!led_ctr));
- --A1L285 is led_ctr~80
- A1L285 = (led_ctr & (A1L283 $ (GND))) # (!led_ctr & (!A1L283 & VCC));
- --A1L286 is led_ctr~81
- A1L286 = CARRY((led_ctr & !A1L283));
- --A1L288 is led_ctr~82
- A1L288 = led_ctr $ (A1L286);
- --J1_wire_lvds_tx_pll_locked is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|wire_lvds_tx_pll_locked
- J1_wire_lvds_tx_pll_locked = EQUATION NOT SUPPORTED;
- --J1_wire_lvds_tx_pll_fbout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|wire_lvds_tx_pll_fbout
- J1_wire_lvds_tx_pll_fbout = EQUATION NOT SUPPORTED;
- --J1_fast_clock is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|fast_clock
- J1_fast_clock = EQUATION NOT SUPPORTED;
- --J1_tx_coreclock is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_coreclock
- J1_tx_coreclock = EQUATION NOT SUPPORTED;
- --U1_wire_le_comb8_combout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2|wire_le_comb8_combout
- U1_wire_le_comb8_combout = T1_remap_decoy_le3a_0;
- --V1_wire_le_comb9_combout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4|wire_le_comb9_combout
- V1_wire_le_comb9_combout = T1_remap_decoy_le3a_1;
- --W1_wire_le_comb10_combout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5|wire_le_comb10_combout
- W1_wire_le_comb10_combout = T1_remap_decoy_le3a_2;
- --A1L1 is Add0~0
- A1L1 = (rst_ctr & (rst_ctr $ (VCC))) # (!rst_ctr & (rst_ctr & VCC));
- --A1L2 is Add0~1
- A1L2 = CARRY((rst_ctr & rst_ctr));
- --A1L3 is Add0~2
- A1L3 = (rst_ctr & (!A1L2)) # (!rst_ctr & ((A1L2) # (GND)));
- --A1L4 is Add0~3
- A1L4 = CARRY((!A1L2) # (!rst_ctr));
- --A1L5 is Add0~4
- A1L5 = (rst_ctr & (A1L4 $ (GND))) # (!rst_ctr & (!A1L4 & VCC));
- --A1L6 is Add0~5
- A1L6 = CARRY((rst_ctr & !A1L4));
- --A1L7 is Add0~6
- A1L7 = (rst_ctr & (!A1L6)) # (!rst_ctr & ((A1L6) # (GND)));
- --A1L8 is Add0~7
- A1L8 = CARRY((!A1L6) # (!rst_ctr));
- --A1L9 is Add0~8
- A1L9 = (rst_ctr & (A1L8 $ (GND))) # (!rst_ctr & (!A1L8 & VCC));
- --A1L10 is Add0~9
- A1L10 = CARRY((rst_ctr & !A1L8));
- --A1L11 is Add0~10
- A1L11 = (rst_ctr & (!A1L10)) # (!rst_ctr & ((A1L10) # (GND)));
- --A1L12 is Add0~11
- A1L12 = CARRY((!A1L10) # (!rst_ctr));
- --A1L13 is Add0~12
- A1L13 = (rst_ctr & (A1L12 $ (GND))) # (!rst_ctr & (!A1L12 & VCC));
- --A1L14 is Add0~13
- A1L14 = CARRY((rst_ctr & !A1L12));
- --A1L15 is Add0~14
- A1L15 = (rst_ctr & (!A1L14)) # (!rst_ctr & ((A1L14) # (GND)));
- --A1L16 is Add0~15
- A1L16 = CARRY((!A1L14) # (!rst_ctr));
- --A1L17 is Add0~16
- A1L17 = (rst_ctr & (A1L16 $ (GND))) # (!rst_ctr & (!A1L16 & VCC));
- --A1L18 is Add0~17
- A1L18 = CARRY((rst_ctr & !A1L16));
- --A1L19 is Add0~18
- A1L19 = (rst_ctr & (!A1L18)) # (!rst_ctr & ((A1L18) # (GND)));
- --A1L20 is Add0~19
- A1L20 = CARRY((!A1L18) # (!rst_ctr));
- --A1L21 is Add0~20
- A1L21 = (rst_ctr & (A1L20 $ (GND))) # (!rst_ctr & (!A1L20 & VCC));
- --A1L22 is Add0~21
- A1L22 = CARRY((rst_ctr & !A1L20));
- --A1L23 is Add0~22
- A1L23 = A1L22;
- --F1L146 is sdram:sdram|op_cycle~5
- F1L146 = F1_op_cycle $ (VCC);
- --F1L147 is sdram:sdram|op_cycle~6
- F1L147 = CARRY(F1_op_cycle);
- --F1L149 is sdram:sdram|op_cycle~7
- F1L149 = (F1_op_cycle & (!F1L147)) # (!F1_op_cycle & ((F1L147) # (GND)));
- --F1L150 is sdram:sdram|op_cycle~8
- F1L150 = CARRY((!F1L147) # (!F1_op_cycle));
- --F1L152 is sdram:sdram|op_cycle~9
- F1L152 = (F1_op_cycle & (F1L150 $ (GND))) # (!F1_op_cycle & (!F1L150 & VCC));
- --F1L153 is sdram:sdram|op_cycle~10
- F1L153 = CARRY((F1_op_cycle & !F1L150));
- --F1L155 is sdram:sdram|op_cycle~11
- F1L155 = (F1_op_cycle & (!F1L153)) # (!F1_op_cycle & ((F1L153) # (GND)));
- --F1L156 is sdram:sdram|op_cycle~12
- F1L156 = CARRY((!F1L153) # (!F1_op_cycle));
- --F1L158 is sdram:sdram|op_cycle~13
- F1L158 = F1_op_cycle $ (!F1L156);
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1L139, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1L136, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1L133, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1L130, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1L130 is sdram:sdram|init_ctr~5
- F1L130 = (F1_init_ctr & (F1_init_ctr $ (VCC))) # (!F1_init_ctr & (F1_init_ctr & VCC));
- --F1L131 is sdram:sdram|init_ctr~6
- F1L131 = CARRY((F1_init_ctr & F1_init_ctr));
- --F1L133 is sdram:sdram|init_ctr~7
- F1L133 = (F1_init_ctr & (!F1L131)) # (!F1_init_ctr & ((F1L131) # (GND)));
- --F1L134 is sdram:sdram|init_ctr~8
- F1L134 = CARRY((!F1L131) # (!F1_init_ctr));
- --F1L136 is sdram:sdram|init_ctr~9
- F1L136 = (F1_init_ctr & (F1L134 $ (GND))) # (!F1_init_ctr & (!F1L134 & VCC));
- --F1L137 is sdram:sdram|init_ctr~10
- F1L137 = CARRY((F1_init_ctr & !F1L134));
- --F1L139 is sdram:sdram|init_ctr~11
- F1L139 = (F1_init_ctr & (!F1L137)) # (!F1_init_ctr & ((F1L137) # (GND)));
- --F1L140 is sdram:sdram|init_ctr~12
- F1L140 = CARRY((!F1L137) # (!F1_init_ctr));
- --F1L142 is sdram:sdram|init_ctr~13
- F1L142 = F1_init_ctr $ (!F1L140);
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L194, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L191, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L188, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L185, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L182, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L179, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L176, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1_rfsh_ctr is sdram:sdram|rfsh_ctr
- --register power-up is low
- F1_rfsh_ctr = DFFEAS(F1L173, T1_wire_pll1_clk, rst_n, , , , , F1_dram_cmd, );
- --F1L173 is sdram:sdram|rfsh_ctr~10
- F1L173 = F1_rfsh_ctr $ (VCC);
- --F1L174 is sdram:sdram|rfsh_ctr~11
- F1L174 = CARRY(F1_rfsh_ctr);
- --F1L176 is sdram:sdram|rfsh_ctr~12
- F1L176 = (F1_rfsh_ctr & (!F1L174)) # (!F1_rfsh_ctr & ((F1L174) # (GND)));
- --F1L177 is sdram:sdram|rfsh_ctr~13
- F1L177 = CARRY((!F1L174) # (!F1_rfsh_ctr));
- --F1L179 is sdram:sdram|rfsh_ctr~14
- F1L179 = (F1_rfsh_ctr & (F1L177 $ (GND))) # (!F1_rfsh_ctr & (!F1L177 & VCC));
- --F1L180 is sdram:sdram|rfsh_ctr~15
- F1L180 = CARRY((F1_rfsh_ctr & !F1L177));
- --F1L182 is sdram:sdram|rfsh_ctr~16
- F1L182 = (F1_rfsh_ctr & (!F1L180)) # (!F1_rfsh_ctr & ((F1L180) # (GND)));
- --F1L183 is sdram:sdram|rfsh_ctr~17
- F1L183 = CARRY((!F1L180) # (!F1_rfsh_ctr));
- --F1L185 is sdram:sdram|rfsh_ctr~18
- F1L185 = (F1_rfsh_ctr & (F1L183 $ (GND))) # (!F1_rfsh_ctr & (!F1L183 & VCC));
- --F1L186 is sdram:sdram|rfsh_ctr~19
- F1L186 = CARRY((F1_rfsh_ctr & !F1L183));
- --F1L188 is sdram:sdram|rfsh_ctr~20
- F1L188 = (F1_rfsh_ctr & (!F1L186)) # (!F1_rfsh_ctr & ((F1L186) # (GND)));
- --F1L189 is sdram:sdram|rfsh_ctr~21
- F1L189 = CARRY((!F1L186) # (!F1_rfsh_ctr));
- --F1L191 is sdram:sdram|rfsh_ctr~22
- F1L191 = (F1_rfsh_ctr & (F1L189 $ (GND))) # (!F1_rfsh_ctr & (!F1L189 & VCC));
- --F1L192 is sdram:sdram|rfsh_ctr~23
- F1L192 = CARRY((F1_rfsh_ctr & !F1L189));
- --F1L194 is sdram:sdram|rfsh_ctr~24
- F1L194 = (F1_rfsh_ctr & (!F1L192)) # (!F1_rfsh_ctr & ((F1L192) # (GND)));
- --F1L195 is sdram:sdram|rfsh_ctr~25
- F1L195 = CARRY((!F1L192) # (!F1_rfsh_ctr));
- --F1L197 is sdram:sdram|rfsh_ctr~26
- F1L197 = (F1_rfsh_ctr & (F1L195 $ (GND))) # (!F1_rfsh_ctr & (!F1L195 & VCC));
- --F1L198 is sdram:sdram|rfsh_ctr~27
- F1L198 = CARRY((F1_rfsh_ctr & !F1L195));
- --F1L200 is sdram:sdram|rfsh_ctr~28
- F1L200 = F1_rfsh_ctr $ (F1L198);
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L58, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L59, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L59, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B3_disparity = DFFEAS(B3L42, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B3_disparity = DFFEAS(B3L33, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B3_disparity = DFFEAS(B3L36, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B3_disparity = DFFEAS(B3L39, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B1_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B1_disparity = DFFEAS(B1L43, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B1_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B1_disparity = DFFEAS(B1L34, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B1_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B1_disparity = DFFEAS(B1L37, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B1_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B1_disparity = DFFEAS(B1L40, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L62, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B2_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B2_disparity = DFFEAS(B2L43, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B2_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B2_disparity = DFFEAS(B2L34, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B2_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B2_disparity = DFFEAS(B2L37, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B2_disparity is tmdsenc:hdmitmds.enc|disparity
- --register power-up is low
- B2_disparity = DFFEAS(B2L40, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L60, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L61, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L62, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B3L32 is tmdsenc:hdmitmds.enc|disparity~5
- B3L32 = CARRY(B3L26);
- --B3L33 is tmdsenc:hdmitmds.enc|disparity~6
- B3L33 = (B3L23 & ((B3_disparity & (B3L32 & VCC)) # (!B3_disparity & (!B3L32)))) # (!B3L23 & ((B3_disparity & (!B3L32)) # (!B3_disparity & ((B3L32) # (GND)))));
- --B3L34 is tmdsenc:hdmitmds.enc|disparity~7
- B3L34 = CARRY((B3L23 & (!B3_disparity & !B3L32)) # (!B3L23 & ((!B3L32) # (!B3_disparity))));
- --B3L36 is tmdsenc:hdmitmds.enc|disparity~8
- B3L36 = ((B3L22 $ (B3_disparity $ (!B3L34)))) # (GND);
- --B3L37 is tmdsenc:hdmitmds.enc|disparity~9
- B3L37 = CARRY((B3L22 & ((B3_disparity) # (!B3L34))) # (!B3L22 & (B3_disparity & !B3L34)));
- --B3L39 is tmdsenc:hdmitmds.enc|disparity~10
- B3L39 = (B3L20 & ((B3_disparity & (B3L37 & VCC)) # (!B3_disparity & (!B3L37)))) # (!B3L20 & ((B3_disparity & (!B3L37)) # (!B3_disparity & ((B3L37) # (GND)))));
- --B3L40 is tmdsenc:hdmitmds.enc|disparity~11
- B3L40 = CARRY((B3L20 & (!B3_disparity & !B3L37)) # (!B3L20 & ((!B3L37) # (!B3_disparity))));
- --B3L42 is tmdsenc:hdmitmds.enc|disparity~12
- B3L42 = B3L18 $ (B3_disparity $ (!B3L40));
- --L2_wire_counter_comb_bita_0combout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_0combout
- L2_wire_counter_comb_bita_0combout = L2_counter_reg_bit $ (((VCC) # (!J1_sync_dffe12a)));
- --L2_wire_counter_comb_bita_0cout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_0cout
- L2_wire_counter_comb_bita_0cout = CARRY(L2_counter_reg_bit $ (!J1_sync_dffe12a));
- --L2_wire_counter_comb_bita_1combout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_1combout
- L2_wire_counter_comb_bita_1combout = (L2_wire_counter_comb_bita_0cout & (L2_counter_reg_bit $ (((J1_sync_dffe12a) # (VCC))))) # (!L2_wire_counter_comb_bita_0cout & ((L2_counter_reg_bit) # ((GND))));
- --L2_wire_counter_comb_bita_1cout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_1cout
- L2_wire_counter_comb_bita_1cout = CARRY((L2_counter_reg_bit $ (J1_sync_dffe12a)) # (!L2_wire_counter_comb_bita_0cout));
- --L2_wire_counter_comb_bita_2combout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_2combout
- L2_wire_counter_comb_bita_2combout = (L2_wire_counter_comb_bita_1cout & (L2_counter_reg_bit & ((VCC)))) # (!L2_wire_counter_comb_bita_1cout & (L2_counter_reg_bit $ (((VCC) # (!J1_sync_dffe12a)))));
- --L2_wire_counter_comb_bita_2cout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_2cout
- L2_wire_counter_comb_bita_2cout = CARRY((!L2_wire_counter_comb_bita_1cout & (L2_counter_reg_bit $ (!J1_sync_dffe12a))));
- --L2L24 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_2cout~0
- L2L24 = L2_wire_counter_comb_bita_2cout;
- --B1L33 is tmdsenc:hdmitmds.enc|disparity~5
- B1L33 = CARRY(B1L25);
- --B1L34 is tmdsenc:hdmitmds.enc|disparity~6
- B1L34 = (B1L23 & ((B1_disparity & (B1L33 & VCC)) # (!B1_disparity & (!B1L33)))) # (!B1L23 & ((B1_disparity & (!B1L33)) # (!B1_disparity & ((B1L33) # (GND)))));
- --B1L35 is tmdsenc:hdmitmds.enc|disparity~7
- B1L35 = CARRY((B1L23 & (!B1_disparity & !B1L33)) # (!B1L23 & ((!B1L33) # (!B1_disparity))));
- --B1L37 is tmdsenc:hdmitmds.enc|disparity~8
- B1L37 = ((B1L22 $ (B1_disparity $ (!B1L35)))) # (GND);
- --B1L38 is tmdsenc:hdmitmds.enc|disparity~9
- B1L38 = CARRY((B1L22 & ((B1_disparity) # (!B1L35))) # (!B1L22 & (B1_disparity & !B1L35)));
- --B1L40 is tmdsenc:hdmitmds.enc|disparity~10
- B1L40 = (B1L20 & ((B1_disparity & (B1L38 & VCC)) # (!B1_disparity & (!B1L38)))) # (!B1L20 & ((B1_disparity & (!B1L38)) # (!B1_disparity & ((B1L38) # (GND)))));
- --B1L41 is tmdsenc:hdmitmds.enc|disparity~11
- B1L41 = CARRY((B1L20 & (!B1_disparity & !B1L38)) # (!B1L20 & ((!B1L38) # (!B1_disparity))));
- --B1L43 is tmdsenc:hdmitmds.enc|disparity~12
- B1L43 = B1L17 $ (B1_disparity $ (!B1L41));
- --B2L33 is tmdsenc:hdmitmds.enc|disparity~5
- B2L33 = CARRY(B2L26);
- --B2L34 is tmdsenc:hdmitmds.enc|disparity~6
- B2L34 = (B2L25 & ((B2_disparity & (B2L33 & VCC)) # (!B2_disparity & (!B2L33)))) # (!B2L25 & ((B2_disparity & (!B2L33)) # (!B2_disparity & ((B2L33) # (GND)))));
- --B2L35 is tmdsenc:hdmitmds.enc|disparity~7
- B2L35 = CARRY((B2L25 & (!B2_disparity & !B2L33)) # (!B2L25 & ((!B2L33) # (!B2_disparity))));
- --B2L37 is tmdsenc:hdmitmds.enc|disparity~8
- B2L37 = ((B2L24 $ (B2_disparity $ (!B2L35)))) # (GND);
- --B2L38 is tmdsenc:hdmitmds.enc|disparity~9
- B2L38 = CARRY((B2L24 & ((B2_disparity) # (!B2L35))) # (!B2L24 & (B2_disparity & !B2L35)));
- --B2L40 is tmdsenc:hdmitmds.enc|disparity~10
- B2L40 = (B2L22 & ((B2_disparity & (B2L38 & VCC)) # (!B2_disparity & (!B2L38)))) # (!B2L22 & ((B2_disparity & (!B2L38)) # (!B2_disparity & ((B2L38) # (GND)))));
- --B2L41 is tmdsenc:hdmitmds.enc|disparity~11
- B2L41 = CARRY((B2L22 & (!B2_disparity & !B2L38)) # (!B2L22 & ((!B2L38) # (!B2_disparity))));
- --B2L43 is tmdsenc:hdmitmds.enc|disparity~12
- B2L43 = B2L19 $ (B2_disparity $ (!B2L41));
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L63, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L64, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L64, T1_wire_pll1_clk, vid_rst_n, , , , , !B1_denreg, );
- --L1_wire_counter_comb_bita_0combout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_0combout
- L1_wire_counter_comb_bita_0combout = L1_counter_reg_bit $ (((VCC) # (!J1_sync_dffe12a)));
- --L1_wire_counter_comb_bita_0cout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_0cout
- L1_wire_counter_comb_bita_0cout = CARRY(L1_counter_reg_bit $ (!J1_sync_dffe12a));
- --L1_wire_counter_comb_bita_1combout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_1combout
- L1_wire_counter_comb_bita_1combout = (L1_wire_counter_comb_bita_0cout & (L1_counter_reg_bit $ (((J1_sync_dffe12a) # (VCC))))) # (!L1_wire_counter_comb_bita_0cout & ((L1_counter_reg_bit) # ((GND))));
- --L1_wire_counter_comb_bita_1cout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_1cout
- L1_wire_counter_comb_bita_1cout = CARRY((L1_counter_reg_bit $ (J1_sync_dffe12a)) # (!L1_wire_counter_comb_bita_0cout));
- --L1_wire_counter_comb_bita_2combout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_2combout
- L1_wire_counter_comb_bita_2combout = (L1_wire_counter_comb_bita_1cout & (L1_counter_reg_bit & ((VCC)))) # (!L1_wire_counter_comb_bita_1cout & (L1_counter_reg_bit $ (((VCC) # (!J1_sync_dffe12a)))));
- --L1_wire_counter_comb_bita_2cout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_2cout
- L1_wire_counter_comb_bita_2cout = CARRY((!L1_wire_counter_comb_bita_1cout & (L1_counter_reg_bit $ (!J1_sync_dffe12a))));
- --L1L24 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_2cout~0
- L1L24 = L1_wire_counter_comb_bita_2cout;
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L67, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L66, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L69, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L67, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L69, T1_wire_pll1_clk, vid_rst_n, , , VCC, , , !B1_denreg);
- --abc_clk is abc_clk
- abc_clk = INPUT();
- --abc_d_oe is abc_d_oe
- abc_d_oe = OUTPUT(A1L107);
- --abc_rst_n is abc_rst_n
- abc_rst_n = INPUT();
- --abc_cs_n is abc_cs_n
- abc_cs_n = INPUT();
- --abc_out_n is abc_out_n
- abc_out_n = INPUT();
- --abc_out_n is abc_out_n
- abc_out_n = INPUT();
- --abc_out_n is abc_out_n
- abc_out_n = INPUT();
- --abc_out_n is abc_out_n
- abc_out_n = INPUT();
- --abc_out_n is abc_out_n
- abc_out_n = INPUT();
- --abc_inp_n is abc_inp_n
- abc_inp_n = INPUT();
- --abc_inp_n is abc_inp_n
- abc_inp_n = INPUT();
- --abc_rdy_x is abc_rdy_x
- abc_rdy_x = OUTPUT(A1L92);
- --A1L92 is abc_rdy_x~output
- A1L92 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_resin_x is abc_resin_x
- abc_resin_x = OUTPUT(A1L94);
- --A1L94 is abc_resin_x~output
- A1L94 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_int80_x is abc_int80_x
- abc_int80_x = OUTPUT(A1L79);
- --A1L79 is abc_int80_x~output
- A1L79 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_int800_x is abc_int800_x
- abc_int800_x = OUTPUT(A1L81);
- --A1L81 is abc_int800_x~output
- A1L81 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_nmi_x is abc_nmi_x
- abc_nmi_x = OUTPUT(A1L84);
- --A1L84 is abc_nmi_x~output
- A1L84 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_xm_x is abc_xm_x
- abc_xm_x = OUTPUT(A1L102);
- --A1L102 is abc_xm_x~output
- A1L102 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_master is abc_master
- abc_master = OUTPUT(A1L394);
- --abc_a_oe is abc_a_oe
- abc_a_oe = OUTPUT(A1L394);
- --abc_d_ce_n is abc_d_ce_n
- abc_d_ce_n = OUTPUT(A1L394);
- --exth_hc is exth_hc
- exth_hc = INPUT();
- --exth_hh is exth_hh
- exth_hh = INPUT();
- --sr_clk is sr_clk
- sr_clk = OUTPUT(DB1_dataout);
- --sr_cke is sr_cke
- sr_cke = OUTPUT(F1_dram_cke);
- --sr_ba is sr_ba
- sr_ba = OUTPUT(F1_dram_ba);
- --sr_ba is sr_ba
- sr_ba = OUTPUT(F1_dram_ba);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(A1L394);
- --sr_a is sr_a
- sr_a = OUTPUT(F1_dram_a);
- --sr_a is sr_a
- sr_a = OUTPUT(A1L394);
- --sr_a is sr_a
- sr_a = OUTPUT(A1L394);
- --sr_dqm is sr_dqm
- sr_dqm = OUTPUT(F1_dram_dqm);
- --sr_dqm is sr_dqm
- sr_dqm = OUTPUT(F1_dram_dqm);
- --sr_cs_n is sr_cs_n
- sr_cs_n = OUTPUT(F1L84);
- --sr_we_n is sr_we_n
- sr_we_n = OUTPUT(F1L75);
- --sr_cas_n is sr_cas_n
- sr_cas_n = OUTPUT(F1L77);
- --sr_ras_n is sr_ras_n
- sr_ras_n = OUTPUT(F1L79);
- --sd_clk is sd_clk
- sd_clk = OUTPUT(A1L395);
- --sd_cmd is sd_cmd
- sd_cmd = OUTPUT(A1L395);
- --tty_txd is tty_txd
- tty_txd = INPUT();
- --tty_rxd is tty_rxd
- tty_rxd = OUTPUT(A1L395);
- --tty_rts is tty_rts
- tty_rts = INPUT();
- --tty_cts is tty_cts
- tty_cts = OUTPUT(A1L395);
- --tty_dtr is tty_dtr
- tty_dtr = INPUT();
- --flash_cs_n is flash_cs_n
- flash_cs_n = OUTPUT(A1L394);
- --flash_clk is flash_clk
- flash_clk = OUTPUT(A1L394);
- --flash_mosi is flash_mosi
- flash_mosi = OUTPUT(A1L394);
- --flash_miso is flash_miso
- flash_miso = INPUT();
- --rtc_32khz is rtc_32khz
- rtc_32khz = INPUT();
- --rtc_int_n is rtc_int_n
- rtc_int_n = INPUT();
- --led is led
- led = OUTPUT(led_ctr);
- --led is led
- led = OUTPUT(led_ctr);
- --led is led
- led = OUTPUT(led_ctr);
- --hdmi_d is hdmi_d
- hdmi_d = OUTPUT(M1_wire_ddio_outa_dataout);
- --hdmi_d is hdmi_d
- hdmi_d = OUTPUT(M1_wire_ddio_outa_dataout);
- --hdmi_d is hdmi_d
- hdmi_d = OUTPUT(M1_wire_ddio_outa_dataout);
- --hdmi_clk is hdmi_clk
- hdmi_clk = OUTPUT(P1_wire_ddio_outa_dataout);
- --hdmi_sda is hdmi_sda
- hdmi_sda = BIDIR(A1L194);
- --A1L194 is hdmi_sda~output
- A1L194 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L48);
- --A1L48 is abc_d~output
- A1L48 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L50);
- --A1L50 is abc_d~output
- A1L50 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L52);
- --A1L52 is abc_d~output
- A1L52 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L54);
- --A1L54 is abc_d~output
- A1L54 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L56);
- --A1L56 is abc_d~output
- A1L56 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L58);
- --A1L58 is abc_d~output
- A1L58 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L60);
- --A1L60 is abc_d~output
- A1L60 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --abc_d is abc_d
- abc_d = BIDIR(A1L62);
- --A1L62 is abc_d~output
- A1L62 = OUTPUT_BUFFER.O(.I(abc_do), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
- --exth_ha is exth_ha
- exth_ha = BIDIR(A1L154);
- --A1L154 is exth_ha~output
- A1L154 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --exth_hb is exth_hb
- exth_hb = BIDIR(A1L156);
- --A1L156 is exth_hb~output
- A1L156 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --exth_hd is exth_hd
- exth_hd = BIDIR(A1L159);
- --A1L159 is exth_hd~output
- A1L159 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --exth_he is exth_he
- exth_he = BIDIR(A1L161);
- --A1L161 is exth_he~output
- A1L161 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --exth_hf is exth_hf
- exth_hf = BIDIR(A1L163);
- --A1L163 is exth_hf~output
- A1L163 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --exth_hg is exth_hg
- exth_hg = BIDIR(A1L165);
- --A1L165 is exth_hg~output
- A1L165 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L352);
- --A1L352 is sr_dq~output
- A1L352 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L354);
- --A1L354 is sr_dq~output
- A1L354 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L356);
- --A1L356 is sr_dq~output
- A1L356 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L358);
- --A1L358 is sr_dq~output
- A1L358 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L360);
- --A1L360 is sr_dq~output
- A1L360 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L362);
- --A1L362 is sr_dq~output
- A1L362 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L364);
- --A1L364 is sr_dq~output
- A1L364 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L366);
- --A1L366 is sr_dq~output
- A1L366 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L368);
- --A1L368 is sr_dq~output
- A1L368 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L370);
- --A1L370 is sr_dq~output
- A1L370 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L372);
- --A1L372 is sr_dq~output
- A1L372 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L374);
- --A1L374 is sr_dq~output
- A1L374 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L376);
- --A1L376 is sr_dq~output
- A1L376 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L378);
- --A1L378 is sr_dq~output
- A1L378 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L380);
- --A1L380 is sr_dq~output
- A1L380 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sr_dq is sr_dq
- sr_dq = BIDIR(A1L382);
- --A1L382 is sr_dq~output
- A1L382 = OUTPUT_BUFFER.O(.I(F1_dram_d), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
- --sd_dat is sd_dat
- sd_dat = BIDIR(A1L312);
- --A1L312 is sd_dat~output
- A1L312 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --sd_dat is sd_dat
- sd_dat = BIDIR(A1L314);
- --A1L314 is sd_dat~output
- A1L314 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --sd_dat is sd_dat
- sd_dat = BIDIR(A1L316);
- --A1L316 is sd_dat~output
- A1L316 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --sd_dat is sd_dat
- sd_dat = BIDIR(A1L318);
- --A1L318 is sd_dat~output
- A1L318 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --spi_clk is spi_clk
- spi_clk = BIDIR(A1L320);
- --A1L320 is spi_clk~output
- A1L320 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --spi_miso is spi_miso
- spi_miso = BIDIR(A1L326);
- --A1L326 is spi_miso~output
- A1L326 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --spi_mosi is spi_mosi
- spi_mosi = BIDIR(A1L328);
- --A1L328 is spi_mosi~output
- A1L328 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --spi_cs_esp_n is spi_cs_esp_n
- spi_cs_esp_n = BIDIR(A1L322);
- --A1L322 is spi_cs_esp_n~output
- A1L322 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --spi_cs_flash_n is spi_cs_flash_n
- spi_cs_flash_n = BIDIR(A1L324);
- --A1L324 is spi_cs_flash_n~output
- A1L324 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --esp_io0 is esp_io0
- esp_io0 = BIDIR(A1L152);
- --A1L152 is esp_io0~output
- A1L152 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --esp_int is esp_int
- esp_int = BIDIR(A1L150);
- --A1L150 is esp_int~output
- A1L150 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --i2c_scl is i2c_scl
- i2c_scl = BIDIR(A1L196);
- --A1L196 is i2c_scl~output
- A1L196 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --i2c_sda is i2c_sda
- i2c_sda = BIDIR(A1L198);
- --A1L198 is i2c_sda~output
- A1L198 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --gpio is gpio
- gpio = BIDIR(A1L173);
- --A1L173 is gpio~output
- A1L173 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --gpio is gpio
- gpio = BIDIR(A1L175);
- --A1L175 is gpio~output
- A1L175 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --gpio is gpio
- gpio = BIDIR(A1L177);
- --A1L177 is gpio~output
- A1L177 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --gpio is gpio
- gpio = BIDIR(A1L179);
- --A1L179 is gpio~output
- A1L179 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --gpio is gpio
- gpio = BIDIR(A1L181);
- --A1L181 is gpio~output
- A1L181 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --gpio is gpio
- gpio = BIDIR(A1L183);
- --A1L183 is gpio~output
- A1L183 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --hdmi_scl is hdmi_scl
- hdmi_scl = BIDIR(A1L192);
- --A1L192 is hdmi_scl~output
- A1L192 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --hdmi_hpd is hdmi_hpd
- hdmi_hpd = BIDIR(A1L190);
- --A1L190 is hdmi_hpd~output
- A1L190 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
- --abc_xmemfl_n is abc_xmemfl_n
- abc_xmemfl_n = INPUT();
- --F1_dram_cke is sdram:sdram|dram_cke
- --register power-up is low
- F1_dram_cke = DFFEAS(VCC, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_ba is sdram:sdram|dram_ba
- --register power-up is low
- F1_dram_ba = DFFEAS(F1L41, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_ba is sdram:sdram|dram_ba
- --register power-up is low
- F1_dram_ba = DFFEAS(F1L39, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L33, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L32, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L31, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L30, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L29, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L28, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L27, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_a is sdram:sdram|dram_a
- --register power-up is low
- F1_dram_a = DFFEAS(F1L26, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_cmd is sdram:sdram|dram_cmd
- --register power-up is low
- F1_dram_cmd = DFFEAS(F1L15, T1_wire_pll1_clk, rst_n, , F1L83, , , , );
- --F1_dram_cmd is sdram:sdram|dram_cmd
- --register power-up is low
- F1_dram_cmd = DFFEAS(F1L25, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_cmd is sdram:sdram|dram_cmd
- --register power-up is low
- F1_dram_cmd = DFFEAS(F1L20, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_cmd is sdram:sdram|dram_cmd
- --register power-up is low
- F1_dram_cmd = DFFEAS(F1L17, T1_wire_pll1_clk, rst_n, , F1L83, , , , );
- --rst_n is rst_n
- --register power-up is low
- rst_n = DFFEAS(A1L305, T1_wire_pll1_clk, !A1L25, , , , , , );
- --abc_a is abc_a
- abc_a = INPUT();
- --F1_state.st_idle is sdram:sdram|state.st_idle
- --register power-up is low
- F1_state.st_idle = DFFEAS(F1L213, T1_wire_pll1_clk, rst_n, , , , , , );
- --abc_rrq is abc_rrq
- --register power-up is low
- abc_rrq = DFFEAS(A1L96, T1_wire_pll1_clk, rst_n, , , , , , );
- --abc_wrq is abc_wrq
- --register power-up is low
- abc_wrq = DFFEAS(A1L99, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1L40 is sdram:sdram|Selector42~2
- F1L40 = (F1_state.st_idle & ((abc_rrq) # (abc_wrq)));
- --F1_state.st_p0_rd is sdram:sdram|state.st_p0_rd
- --register power-up is low
- F1_state.st_p0_rd = DFFEAS(F1L215, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_state.st_p0_wr is sdram:sdram|state.st_p0_wr
- --register power-up is low
- F1_state.st_p0_wr = DFFEAS(F1L217, T1_wire_pll1_clk, rst_n, , F1L218, , , , );
- --F1L207 is sdram:sdram|state.st_reset~0
- F1L207 = (F1_state.st_p0_rd) # (F1_state.st_p0_wr);
- --abc_a is abc_a
- abc_a = INPUT();
- --F1_state.st_init is sdram:sdram|state.st_init
- --register power-up is low
- F1_state.st_init = DFFEAS(F1L220, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1L1 is sdram:sdram|Equal0~0
- F1L1 = (F1_op_cycle & (F1_op_cycle & !F1_op_cycle));
- --F1L34 is sdram:sdram|Selector32~0
- F1L34 = (F1_state.st_init & (F1L1 & (F1_op_cycle & F1_op_cycle)));
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L8 is sdram:sdram|Selector12~0
- F1L8 = (abc_a & ((abc_rrq) # (abc_wrq)));
- --abc_a is abc_a
- abc_a = INPUT();
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L7 is sdram:sdram|Selector11~0
- F1L7 = (abc_a & ((abc_rrq) # (abc_wrq)));
- --abc_a is abc_a
- abc_a = INPUT();
- --abc_a is abc_a
- abc_a = INPUT();
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L33 is sdram:sdram|Selector30~0
- F1L33 = (F1L207 & (((abc_a)))) # (!F1L207 & (F1L40 & (abc_a)));
- --abc_a is abc_a
- abc_a = INPUT();
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L32 is sdram:sdram|Selector29~0
- F1L32 = (F1L207 & (((abc_a)))) # (!F1L207 & (F1L40 & (abc_a)));
- --abc_a is abc_a
- abc_a = INPUT();
- --abc_a is abc_a
- abc_a = INPUT();
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L29 is sdram:sdram|Selector26~0
- F1L29 = (abc_a & ((F1_state.st_p0_rd) # (F1_state.st_p0_wr)));
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L28 is sdram:sdram|Selector25~0
- F1L28 = (abc_a & ((F1_state.st_p0_rd) # (F1_state.st_p0_wr)));
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L27 is sdram:sdram|Selector24~0
- F1L27 = (abc_a & ((F1_state.st_p0_rd) # (F1_state.st_p0_wr)));
- --F1_state.st_reset is sdram:sdram|state.st_reset
- --register power-up is low
- F1_state.st_reset = DFFEAS(F1L222, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1L26 is sdram:sdram|Selector22~0
- F1L26 = (F1_init_ctr & !F1_state.st_reset);
- --abc_a is abc_a
- abc_a = INPUT();
- --F1L225 is sdram:sdram|wack0_q~0
- F1L225 = (F1_state.st_p0_wr & (F1L1 & (!F1_op_cycle & !F1_op_cycle)));
- --F1L43 is sdram:sdram|Selector46~0
- F1L43 = (abc_a) # (!F1L225);
- --F1L42 is sdram:sdram|Selector45~0
- F1L42 = (!F1L225) # (!abc_a);
- --F1L12 is sdram:sdram|Selector16~2
- F1L12 = (!abc_rrq & (!abc_wrq & (!F1_rfsh_ctr & !F1_rfsh_ctr)));
- --F1L13 is sdram:sdram|Selector16~3
- F1L13 = (!F1_state.st_reset & !F1_init_ctr);
- --F1L81 is sdram:sdram|dram_cmd~0
- F1L81 = (F1_state.st_init & (((!F1_op_cycle) # (!F1_op_cycle)) # (!F1L1)));
- --F1L3 is sdram:sdram|Equal1~0
- F1L3 = (F1_op_cycle & (F1_op_cycle & (!F1_op_cycle & !F1_op_cycle)));
- --F1L2 is sdram:sdram|Equal0~1
- F1L2 = (F1L1 & (!F1_op_cycle & !F1_op_cycle));
- --F1L82 is sdram:sdram|dram_cmd~1
- F1L82 = (F1L81 & (!F1L2 & ((!F1L3) # (!F1_op_cycle))));
- --F1L9 is sdram:sdram|Selector15~0
- F1L9 = (F1_state.st_rfsh) # ((F1L207 & ((F1_op_cycle) # (!F1L1))));
- --F1L83 is sdram:sdram|dram_cmd~2
- F1L83 = (!F1L82 & !F1L9);
- --F1L4 is sdram:sdram|Equal3~0
- F1L4 = (F1L1 & (F1_op_cycle & !F1_op_cycle));
- --F1L21 is sdram:sdram|Selector19~0
- F1L21 = (F1_state.st_p0_rd & (!F1L4 & ((F1L2) # (!F1_dram_cmd))));
- --F1L22 is sdram:sdram|Selector19~1
- F1L22 = (F1L81 & ((F1L2) # ((F1_op_cycle & F1L3))));
- --F1L23 is sdram:sdram|Selector19~2
- F1L23 = (F1_state.st_idle) # ((F1L13) # ((F1L21) # (F1L22)));
- --F1L24 is sdram:sdram|Selector19~3
- F1L24 = (F1L81) # ((F1_state.st_p0_wr & ((F1_op_cycle) # (!F1L1))));
- --F1L25 is sdram:sdram|Selector19~4
- F1L25 = (!F1L23 & ((F1_dram_cmd) # ((!F1_state.st_rfsh & !F1L24))));
- --F1L18 is sdram:sdram|Selector18~0
- F1L18 = (F1L207 & ((F1L4) # ((!F1_dram_cmd & !F1L2))));
- --F1L52 is sdram:sdram|WideOr0~0
- F1L52 = (abc_rrq) # ((abc_wrq) # ((!F1_rfsh_ctr & !F1_rfsh_ctr)));
- --F1L19 is sdram:sdram|Selector18~1
- F1L19 = (F1L18) # (((F1_state.st_idle & F1L52)) # (!F1_state.st_reset));
- --F1L20 is sdram:sdram|Selector18~2
- F1L20 = (!F1L19 & ((F1_dram_cmd) # ((!F1L82 & !F1_state.st_rfsh))));
- --F1L14 is sdram:sdram|Selector16~4
- F1L14 = (F1_state.st_idle & F1L12);
- --F1L16 is sdram:sdram|Selector17~2
- F1L16 = (F1_state.st_reset & (F1L207 & (!F1_state.st_init & !F1L4)));
- --led_ctr is led_ctr
- --register power-up is low
- led_ctr = DFFEAS(A1L205, T1_wire_pll1_clk, rst_n, , , , , , );
- --Q2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg
- --register power-up is low
- Q2_shift_reg = DFFEAS(Q2L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg
- --register power-up is low
- Q1_shift_reg = DFFEAS(Q1L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q4_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg
- --register power-up is low
- Q4_shift_reg = DFFEAS(Q4L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q3_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg
- --register power-up is low
- Q3_shift_reg = DFFEAS(Q3L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q6_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg
- --register power-up is low
- Q6_shift_reg = DFFEAS(Q6L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q5_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg
- --register power-up is low
- Q5_shift_reg = DFFEAS(Q5L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg
- --register power-up is low
- N2_shift_reg = DFFEAS(N2L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --clock_48 is clock_48
- clock_48 = INPUT();
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L21, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L19, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L17, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L15, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L13, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L11, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L9, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L7, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L5, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L3, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L292, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --rst_ctr is rst_ctr
- --register power-up is low
- rst_ctr = DFFEAS(A1L1, T1_wire_pll1_clk, !A1L25, , !rst_n, , , , );
- --A1L305 is rst_n~0
- A1L305 = (rst_n) # (A1L23);
- --J1_pll_lock_sync is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|pll_lock_sync
- --register power-up is low
- J1_pll_lock_sync = DFFEAS(VCC, J1_wire_lvds_tx_pll_locked, T1_wire_pll1_locked, , , , , , );
- --A1L25 is WideAnd0~0
- A1L25 = ((!J1_pll_lock_sync) # (!J1_wire_lvds_tx_pll_locked)) # (!T1_wire_pll1_locked);
- --F1L208 is sdram:sdram|state.st_reset~1
- F1L208 = (F1_state.st_reset & (!F1_state.st_rfsh & (!F1_state.st_idle & !F1_state.st_init)));
- --F1L209 is sdram:sdram|state.st_reset~2
- F1L209 = (F1_state.st_reset & ((F1_state.st_rfsh & ((F1_state.st_idle) # (F1_state.st_init))) # (!F1_state.st_rfsh & (F1_state.st_idle & F1_state.st_init)))) # (!F1_state.st_reset & ((F1_state.st_rfsh) # ((F1_state.st_idle) # (F1_state.st_init))));
- --F1L210 is sdram:sdram|state.st_reset~3
- F1L210 = (F1_state.st_p0_rd & (!F1_state.st_p0_wr & (F1L208 & !F1L209))) # (!F1_state.st_p0_rd & ((F1_state.st_p0_wr & (F1L208 & !F1L209)) # (!F1_state.st_p0_wr & (F1L208 $ (!F1L209)))));
- --F1L35 is sdram:sdram|Selector40~0
- F1L35 = (F1_state.st_idle) # (!F1_state.st_reset);
- --F1L36 is sdram:sdram|Selector40~1
- F1L36 = (F1_state.st_init & (F1_op_cycle & F1_op_cycle));
- --F1L37 is sdram:sdram|Selector40~2
- F1L37 = (!F1_state.st_init & ((F1_state.st_p0_rd) # ((F1_state.st_p0_wr) # (F1_state.st_rfsh))));
- --F1L5 is sdram:sdram|LessThan1~0
- F1L5 = ((!F1_op_cycle & (!F1_op_cycle & !F1_op_cycle))) # (!F1_op_cycle);
- --F1L6 is sdram:sdram|LessThan1~1
- F1L6 = (F1L5 & !F1_op_cycle);
- --F1L38 is sdram:sdram|Selector40~3
- F1L38 = (!F1L35 & ((F1L36) # ((F1L37 & !F1L6))));
- --F1L212 is sdram:sdram|state~23
- F1L212 = (!F1_state.st_idle & ((F1_state.st_reset) # (!F1_init_ctr)));
- --F1L213 is sdram:sdram|state~24
- F1L213 = (F1L210 & ((F1L14) # ((F1L38 & F1L212))));
- --abc_xmemrd_q is abc_xmemrd_q
- --register power-up is low
- abc_xmemrd_q = DFFEAS(A1L109, T1_wire_pll1_clk, rst_n, , , , , , );
- --abc_xmem_done is abc_xmem_done
- --register power-up is low
- abc_xmem_done = DFFEAS(A1L105, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_rack0_q is sdram:sdram|rack0_q
- --register power-up is low
- F1_rack0_q = DFFEAS(F1L162, T1_wire_pll1_clk, rst_n, , , , , , );
- --A1L96 is abc_rrq~0
- A1L96 = (abc_xmemrd_q & (!abc_xmem_done & !F1_rack0_q));
- --abc_xmemwr_q is abc_xmemwr_q
- --register power-up is low
- abc_xmemwr_q = DFFEAS(A1L113, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_wack0_q is sdram:sdram|wack0_q
- --register power-up is low
- F1_wack0_q = DFFEAS(F1L225, T1_wire_pll1_clk, rst_n, , , , , , );
- --A1L99 is abc_wrq~0
- A1L99 = (abc_xmemwr_q & (!abc_xmem_done & !F1_wack0_q));
- --F1L214 is sdram:sdram|state~25
- F1L214 = (abc_rrq & (F1_state.st_idle & !abc_wrq));
- --F1L215 is sdram:sdram|state~26
- F1L215 = (F1L210 & ((F1L214) # ((F1_state.st_p0_rd & F1L6))));
- --F1L216 is sdram:sdram|state~27
- F1L216 = (abc_wrq & (F1_state.st_idle & (F1_state.st_reset & !F1_state.st_rfsh)));
- --F1L217 is sdram:sdram|state~28
- F1L217 = (!F1L207 & (F1L216 & (F1_state.st_idle $ (F1_state.st_init))));
- --F1L218 is sdram:sdram|state~29
- F1L218 = (F1L38) # ((!F1L212) # (!F1L210));
- --F1L219 is sdram:sdram|state~30
- F1L219 = (F1_state.st_init & (((F1L35) # (!F1_op_cycle)) # (!F1_op_cycle)));
- --F1L220 is sdram:sdram|state~31
- F1L220 = (F1L210 & (!F1_state.st_idle & ((F1L26) # (F1L219))));
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1L128, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1_init_ctr is sdram:sdram|init_ctr
- --register power-up is low
- F1_init_ctr = DFFEAS(F1_rfsh_ctr, T1_wire_pll1_clk, rst_n, , F1L53, , , , );
- --F1L53 is sdram:sdram|always0~0
- F1L53 = F1_rfsh_ctr $ (F1_init_ctr);
- --F1_dram_cmd is sdram:sdram|dram_cmd
- --register power-up is low
- F1_dram_cmd = DFFEAS(F1L11, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1L221 is sdram:sdram|state~32
- F1L221 = (F1L210 & !F1L52);
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L79, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg
- --register power-up is low
- Q2_shift_reg = DFFEAS(Q2L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --J1_dffe11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11
- --register power-up is low
- J1_dffe11 = DFFEAS(J1L30, J1_fast_clock, , , , , , , );
- --Q2L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~0
- Q2L7 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q2_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B1_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg
- --register power-up is low
- Q1_shift_reg = DFFEAS(Q1L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q1L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~0
- Q1L7 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q1_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L93, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q4_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg
- --register power-up is low
- Q4_shift_reg = DFFEAS(Q4L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q4L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~0
- Q4L7 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q4_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L95, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q3_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg
- --register power-up is low
- Q3_shift_reg = DFFEAS(Q3L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q3L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~0
- Q3L7 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q3_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B2_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q6_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg
- --register power-up is low
- Q6_shift_reg = DFFEAS(Q6L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q6L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~0
- Q6L7 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q6_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B3_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q5_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg
- --register power-up is low
- Q5_shift_reg = DFFEAS(Q5L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q5L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~0
- Q5L7 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q5_shift_reg)));
- --J1_dffe22 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe22
- --register power-up is low
- J1_dffe22 = DFFEAS(J1L45, J1_fast_clock, , , , , , , );
- --N2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg
- --register power-up is low
- N2_shift_reg = DFFEAS(N2L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~0
- N2L8 = (J1_dffe22) # (N2_shift_reg);
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~0
- N1L9 = (J1_dffe22) # (N1_shift_reg);
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L163, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L164, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L165, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L166, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L167, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L168, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L169, T1_wire_pll1_clk, , , A1L67, , , , );
- --abc_do is abc_do
- --register power-up is low
- abc_do = DFFEAS(F1L170, T1_wire_pll1_clk, , , A1L67, , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L51, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d_en is sdram:sdram|dram_d_en
- --register power-up is low
- F1_dram_d_en = DFFEAS(F1_state.st_p0_rd, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L50, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L49, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L48, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L47, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L46, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L45, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L44, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L51, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L50, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L49, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L48, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L47, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L46, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L45, T1_wire_pll1_clk, rst_n, , , , , , );
- --F1_dram_d is sdram:sdram|dram_d
- --register power-up is low
- F1_dram_d = DFFEAS(F1L44, T1_wire_pll1_clk, rst_n, , , , , , );
- --A1L104 is abc_xmem_done~0
- A1L104 = (abc_xmemrd_q & ((abc_xmem_done) # (F1_rack0_q)));
- --A1L105 is abc_xmem_done~1
- A1L105 = (A1L104) # ((abc_xmemwr_q & ((abc_xmem_done) # (F1_wack0_q))));
- --F1L162 is sdram:sdram|rack0_q~0
- F1L162 = (F1_state.st_p0_rd & (F1L1 & (F1_op_cycle & !F1_op_cycle)));
- --abc_xmemw800_n is abc_xmemw800_n
- abc_xmemw800_n = INPUT();
- --abc_xmemw80_n is abc_xmemw80_n
- abc_xmemw80_n = INPUT();
- --abc_xinpstb_n is abc_xinpstb_n
- abc_xinpstb_n = INPUT();
- --abc_xoutpstb_n is abc_xoutpstb_n
- abc_xoutpstb_n = INPUT();
- --A1L113 is abc_xmemwr~0
- A1L113 = (abc_xinpstb_n & (!abc_xmemw800_n)) # (!abc_xinpstb_n & ((abc_xoutpstb_n & (!abc_xmemw800_n)) # (!abc_xoutpstb_n & ((!abc_xmemw80_n)))));
- --F1L10 is sdram:sdram|Selector15~1
- F1L10 = (F1L81 & (((F1L22) # (F1_dram_cmd)))) # (!F1L81 & (F1L9 & ((F1L22) # (F1_dram_cmd))));
- --F1L11 is sdram:sdram|Selector15~2
- F1L11 = (F1L10) # ((F1_state.st_idle & !F1L52));
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L58, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L75, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg
- --register power-up is low
- Q2_shift_reg = DFFEAS(Q2L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q2L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~1
- Q2L8 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q2_shift_reg)));
- --J1_dffe7a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe7a
- --register power-up is low
- J1_dffe7a = DFFEAS(J1_dffe5a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe3a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe3a
- --register power-up is low
- J1_dffe3a = DFFEAS(L2_counter_reg_bit, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1_dffe7a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe7a
- --register power-up is low
- J1_dffe7a = DFFEAS(J1_dffe5a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe3a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe3a
- --register power-up is low
- J1_dffe3a = DFFEAS(L2_counter_reg_bit, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1L26 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~0
- J1L26 = (J1_dffe7a & (J1_dffe3a & (J1_dffe3a $ (!J1_dffe7a)))) # (!J1_dffe7a & (!J1_dffe3a & (J1_dffe3a $ (!J1_dffe7a))));
- --J1_dffe8a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe8a
- --register power-up is low
- J1_dffe8a = DFFEAS(J1_dffe6a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1_dffe8a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe8a
- --register power-up is low
- J1_dffe8a = DFFEAS(J1_dffe6a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1_dffe4a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe4a
- --register power-up is low
- J1_dffe4a = DFFEAS(L2_counter_reg_bit, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe4a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe4a
- --register power-up is low
- J1_dffe4a = DFFEAS(L2_counter_reg_bit, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1L27 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~1
- J1L27 = (J1_dffe8a & (J1_dffe4a & (J1_dffe8a $ (!J1_dffe4a)))) # (!J1_dffe8a & (!J1_dffe4a & (J1_dffe8a $ (!J1_dffe4a))));
- --J1_dffe8a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe8a
- --register power-up is low
- J1_dffe8a = DFFEAS(J1_dffe6a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1_dffe4a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe4a
- --register power-up is low
- J1_dffe4a = DFFEAS(L2_counter_reg_bit, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_sync_dffe12a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe12a
- --register power-up is low
- J1_sync_dffe12a = DFFEAS(J1L62, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --J1L28 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~2
- J1L28 = (!J1_sync_dffe12a & (J1_dffe8a $ (!J1_dffe4a)));
- --J1_dffe7a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe7a
- --register power-up is low
- J1_dffe7a = DFFEAS(J1_dffe5a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe3a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe3a
- --register power-up is low
- J1_dffe3a = DFFEAS(L2_counter_reg_bit, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1L29 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~3
- J1L29 = (J1_sync_dffe12a & (J1_dffe7a $ (!J1_dffe3a)));
- --J1L30 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~4
- J1L30 = (J1L26 & ((J1L29) # ((J1L27 & J1L28)))) # (!J1L26 & (J1L27 & (J1L28)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L77, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg
- --register power-up is low
- Q1_shift_reg = DFFEAS(Q1L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q1L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~1
- Q1L8 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q1_shift_reg)));
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L59, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B2_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q4_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg
- --register power-up is low
- Q4_shift_reg = DFFEAS(Q4L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q4L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~1
- Q4L8 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q4_shift_reg)));
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L58, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B3_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q3_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg
- --register power-up is low
- Q3_shift_reg = DFFEAS(Q3L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q3L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~1
- Q3L8 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q3_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B3_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q6_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg
- --register power-up is low
- Q6_shift_reg = DFFEAS(Q6L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q6L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~1
- Q6L8 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q6_shift_reg)));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B1_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q5_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg
- --register power-up is low
- Q5_shift_reg = DFFEAS(Q5L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q5L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~1
- Q5L8 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q5_shift_reg)));
- --J1_dffe18a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe18a
- --register power-up is low
- J1_dffe18a = DFFEAS(J1_dffe16a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe14a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe14a
- --register power-up is low
- J1_dffe14a = DFFEAS(L1_counter_reg_bit, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1_dffe18a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe18a
- --register power-up is low
- J1_dffe18a = DFFEAS(J1_dffe16a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe14a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe14a
- --register power-up is low
- J1_dffe14a = DFFEAS(L1_counter_reg_bit, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1L44 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe22~0
- J1L44 = (J1_dffe18a & (J1_dffe14a & (J1_dffe14a $ (!J1_dffe18a)))) # (!J1_dffe18a & (!J1_dffe14a & (J1_dffe14a $ (!J1_dffe18a))));
- --J1_dffe18a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe18a
- --register power-up is low
- J1_dffe18a = DFFEAS(J1_dffe16a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe14a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe14a
- --register power-up is low
- J1_dffe14a = DFFEAS(L1_counter_reg_bit, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --J1L45 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe22~1
- J1L45 = (J1_sync_dffe12a & (J1L44 & (J1_dffe18a $ (!J1_dffe14a))));
- --N2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg
- --register power-up is low
- N2_shift_reg = DFFEAS(N2L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~1
- N2L9 = (J1_dffe22) # (N2_shift_reg);
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~1
- N1L10 = (J1_dffe22) # (N1_shift_reg);
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L163 is sdram:sdram|rd0~0
- F1L163 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --A1L67 is abc_do~0
- A1L67 = (rst_n & F1_rack0_q);
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L164 is sdram:sdram|rd0~1
- F1L164 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L165 is sdram:sdram|rd0~2
- F1L165 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L166 is sdram:sdram|rd0~3
- F1L166 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L167 is sdram:sdram|rd0~4
- F1L167 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L168 is sdram:sdram|rd0~5
- F1L168 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L169 is sdram:sdram|rd0~6
- F1L169 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1_dram_q is sdram:sdram|dram_q
- --register power-up is low
- F1_dram_q = DFFEAS(sr_dq, T1_wire_pll1_clk, , , F1L109, , , , );
- --F1L170 is sdram:sdram|rd0~7
- F1L170 = (abc_a & (F1_dram_q)) # (!abc_a & ((F1_dram_q)));
- --F1L51 is sdram:sdram|Selector78~0
- F1L51 = (abc_d & F1_state.st_p0_wr);
- --F1L50 is sdram:sdram|Selector77~0
- F1L50 = (abc_d & F1_state.st_p0_wr);
- --F1L49 is sdram:sdram|Selector76~0
- F1L49 = (abc_d & F1_state.st_p0_wr);
- --F1L48 is sdram:sdram|Selector75~0
- F1L48 = (abc_d & F1_state.st_p0_wr);
- --F1L47 is sdram:sdram|Selector74~0
- F1L47 = (abc_d & F1_state.st_p0_wr);
- --F1L46 is sdram:sdram|Selector73~0
- F1L46 = (abc_d & F1_state.st_p0_wr);
- --F1L45 is sdram:sdram|Selector72~0
- F1L45 = (abc_d & F1_state.st_p0_wr);
- --F1L44 is sdram:sdram|Selector71~0
- F1L44 = (abc_d & F1_state.st_p0_wr);
- --B1_denreg is tmdsenc:hdmitmds.enc|denreg
- --register power-up is low
- B1_denreg = DFFEAS(VCC, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L147, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L142, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L144, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --B3L4 is tmdsenc:hdmitmds.enc|Add4~2
- B3L4 = dummydata $ (dummydata $ (dummydata $ (!dummydata)));
- --B3L5 is tmdsenc:hdmitmds.enc|Add4~3
- B3L5 = dummydata $ (dummydata $ (dummydata $ (B3L4)));
- --B3L27 is tmdsenc:hdmitmds.enc|Equal0~0
- B3L27 = (!B3_disparity & (!B3_disparity & (!B3_disparity & !B3_disparity)));
- --B3L10 is tmdsenc:hdmitmds.enc|Add5~0
- B3L10 = (dummydata & ((dummydata & ((dummydata) # (dummydata))) # (!dummydata & (dummydata & dummydata)))) # (!dummydata & ((dummydata & ((!dummydata) # (!dummydata))) # (!dummydata & ((dummydata) # (dummydata)))));
- --B3L1 is tmdsenc:hdmitmds.enc|Add2~0
- B3L1 = dummydata $ (dummydata $ (dummydata $ (!dummydata)));
- --B3L6 is tmdsenc:hdmitmds.enc|Add4~4
- B3L6 = dummydata $ (dummydata);
- --B3L12 is tmdsenc:hdmitmds.enc|Add6~0
- B3L12 = (B3L1 & (dummydata $ (dummydata $ (!B3L6))));
- --B3L2 is tmdsenc:hdmitmds.enc|Add2~1
- B3L2 = (dummydata & ((dummydata & ((!dummydata) # (!dummydata))) # (!dummydata & ((dummydata) # (dummydata))))) # (!dummydata & ((dummydata & (!dummydata & !dummydata)) # (!dummydata & ((!dummydata) # (!dummydata)))));
- --B3L11 is tmdsenc:hdmitmds.enc|Add5~1
- B3L11 = (dummydata & (dummydata & (dummydata & !dummydata)));
- --B3L3 is tmdsenc:hdmitmds.enc|Add2~2
- B3L3 = (dummydata & (!dummydata & (!dummydata & !dummydata)));
- --B3L13 is tmdsenc:hdmitmds.enc|Add6~1
- B3L13 = B3L11 $ (B3L3);
- --B3L14 is tmdsenc:hdmitmds.enc|Add6~2
- B3L14 = B3L13 $ (((B3L10 & ((B3L12) # (B3L2))) # (!B3L10 & (B3L12 & B3L2))));
- --B3L15 is tmdsenc:hdmitmds.enc|Add6~3
- B3L15 = dummydata $ (dummydata $ (B3L6 $ (!B3L1)));
- --B3L16 is tmdsenc:hdmitmds.enc|Add6~4
- B3L16 = B3L10 $ (B3L12 $ (B3L2));
- --B3L28 is tmdsenc:hdmitmds.enc|always1~0
- B3L28 = (B3L27) # ((B3L14 & (!B3L15 & !B3L16)));
- --B3L44 is tmdsenc:hdmitmds.enc|dx~0
- B3L44 = (B3L14 & ((B3L15) # ((B3L16) # (!dummydata)))) # (!B3L14 & (!dummydata & ((!B3L16) # (!B3L15))));
- --B3L7 is tmdsenc:hdmitmds.enc|Add4~5
- B3L7 = B3L14 $ (B3_disparity);
- --B3L57 is tmdsenc:hdmitmds.enc|qreg~0
- B3L57 = B3L5 $ (((!B3L28 & (B3L44 $ (!B3L7)))));
- --B3L58 is tmdsenc:hdmitmds.enc|qreg~1
- B3L58 = (dummydata $ (B3L57)) # (!B1_denreg);
- --vid_rst_n is vid_rst_n
- --register power-up is low
- vid_rst_n = DFFEAS(rst_n, T1_wire_pll1_clk, !A1L25, , , , , , );
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L61, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B2_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg
- --register power-up is low
- Q2_shift_reg = DFFEAS(Q2L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q2L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~2
- Q2L9 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q2_shift_reg)));
- --J1_dffe5a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe5a
- --register power-up is low
- J1_dffe5a = DFFEAS(J1_dffe3a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --L2_counter_reg_bit is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit
- --register power-up is low
- L2_counter_reg_bit = DFFEAS(L2L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --J1_dffe5a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe5a
- --register power-up is low
- J1_dffe5a = DFFEAS(J1_dffe3a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --L2_counter_reg_bit is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit
- --register power-up is low
- L2_counter_reg_bit = DFFEAS(L2L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --J1_dffe6a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe6a
- --register power-up is low
- J1_dffe6a = DFFEAS(J1_dffe4a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe6a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe6a
- --register power-up is low
- J1_dffe6a = DFFEAS(J1_dffe4a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --J1_dffe6a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe6a
- --register power-up is low
- J1_dffe6a = DFFEAS(J1_dffe4a, J1_fast_clock, , , !J1_sync_dffe12a, , , , );
- --L2_counter_reg_bit is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit
- --register power-up is low
- L2_counter_reg_bit = DFFEAS(L2L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --J1_dffe5a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe5a
- --register power-up is low
- J1_dffe5a = DFFEAS(J1_dffe3a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L121, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --B1L10 is tmdsenc:hdmitmds.enc|Add5~0
- B1L10 = (dummydata & ((dummydata & ((dummydata) # (dummydata))) # (!dummydata & ((!dummydata) # (!dummydata))))) # (!dummydata & ((dummydata & ((!dummydata) # (!dummydata))) # (!dummydata & (!dummydata & !dummydata))));
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L126, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --B1L1 is tmdsenc:hdmitmds.enc|Add2~0
- B1L1 = dummydata $ (dummydata $ (dummydata $ (dummydata)));
- --B1L4 is tmdsenc:hdmitmds.enc|Add4~2
- B1L4 = dummydata $ (dummydata);
- --B1L12 is tmdsenc:hdmitmds.enc|Add6~0
- B1L12 = (B1L1 & (dummydata $ (dummydata $ (B1L4))));
- --B1L2 is tmdsenc:hdmitmds.enc|Add2~1
- B1L2 = (dummydata & ((dummydata & ((dummydata) # (dummydata))) # (!dummydata & ((!dummydata) # (!dummydata))))) # (!dummydata & ((dummydata & ((!dummydata) # (!dummydata))) # (!dummydata & (!dummydata & !dummydata))));
- --B1L11 is tmdsenc:hdmitmds.enc|Add5~1
- B1L11 = (dummydata & (dummydata & (!dummydata & !dummydata)));
- --B1L3 is tmdsenc:hdmitmds.enc|Add2~2
- B1L3 = (dummydata & (dummydata & (!dummydata & !dummydata)));
- --B1L13 is tmdsenc:hdmitmds.enc|Add6~1
- B1L13 = B1L11 $ (B1L3);
- --B1L14 is tmdsenc:hdmitmds.enc|Add6~2
- B1L14 = B1L13 $ (((B1L10 & ((B1L12) # (B1L2))) # (!B1L10 & (B1L12 & B1L2))));
- --B1L15 is tmdsenc:hdmitmds.enc|Add6~3
- B1L15 = dummydata $ (dummydata $ (B1L4 $ (B1L1)));
- --B1L16 is tmdsenc:hdmitmds.enc|Add6~4
- B1L16 = B1L10 $ (B1L12 $ (B1L2));
- --B1L45 is tmdsenc:hdmitmds.enc|dx~0
- B1L45 = (B1L14 & ((dummydata) # ((B1L15) # (B1L16)))) # (!B1L14 & (dummydata & ((!B1L16) # (!B1L15))));
- --B1L27 is tmdsenc:hdmitmds.enc|Equal0~0
- B1L27 = (!B1_disparity & (!B1_disparity & (!B1_disparity & !B1_disparity)));
- --B1L28 is tmdsenc:hdmitmds.enc|always1~0
- B1L28 = (B1L27) # ((B1L14 & (!B1L15 & !B1L16)));
- --B1L5 is tmdsenc:hdmitmds.enc|Add4~3
- B1L5 = dummydata $ (dummydata $ (dummydata $ (dummydata)));
- --B1L6 is tmdsenc:hdmitmds.enc|Add4~4
- B1L6 = dummydata $ (dummydata $ (dummydata $ (!B1L5)));
- --B1L7 is tmdsenc:hdmitmds.enc|Add4~5
- B1L7 = B1L14 $ (B1_disparity);
- --B1L58 is tmdsenc:hdmitmds.enc|qreg~0
- B1L58 = B1L6 $ (((B1L28 & (!B1L45)) # (!B1L28 & ((B1L7)))));
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L61, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B3_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg
- --register power-up is low
- Q1_shift_reg = DFFEAS(Q1L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q1L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~2
- Q1L9 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q1_shift_reg)));
- --B1L59 is tmdsenc:hdmitmds.enc|qreg~1
- B1L59 = (B1L5 $ (((B1L28) # (B1L9)))) # (!B1_denreg);
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L88, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q4_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg
- --register power-up is low
- Q4_shift_reg = DFFEAS(Q4L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q4L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~2
- Q4L9 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q4_shift_reg)));
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L132, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L130, T1_wire_pll1_clk, , , , , , , );
- --B2L4 is tmdsenc:hdmitmds.enc|Add4~2
- B2L4 = dummydata $ (dummydata $ (dummydata $ (!dummydata)));
- --B2L28 is tmdsenc:hdmitmds.enc|Equal0~0
- B2L28 = (!B2_disparity & (!B2_disparity & (!B2_disparity & !B2_disparity)));
- --B2L10 is tmdsenc:hdmitmds.enc|Add5~0
- B2L10 = (dummydata & ((dummydata & ((!dummydata) # (!dummydata))) # (!dummydata & ((dummydata) # (dummydata))))) # (!dummydata & ((dummydata & (!dummydata & !dummydata)) # (!dummydata & ((!dummydata) # (!dummydata)))));
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(A1L138, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --dummydata is dummydata
- --register power-up is low
- dummydata = DFFEAS(dummydata, T1_wire_pll1_clk, , , , , , , );
- --B2L1 is tmdsenc:hdmitmds.enc|Add2~0
- B2L1 = dummydata $ (dummydata $ (dummydata $ (!dummydata)));
- --B2L5 is tmdsenc:hdmitmds.enc|Add4~3
- B2L5 = dummydata $ (!dummydata);
- --B2L12 is tmdsenc:hdmitmds.enc|Add6~0
- B2L12 = (B2L1 & (dummydata $ (dummydata $ (B2L5))));
- --B2L2 is tmdsenc:hdmitmds.enc|Add2~1
- B2L2 = (dummydata & ((dummydata & ((!dummydata) # (!dummydata))) # (!dummydata & ((dummydata) # (dummydata))))) # (!dummydata & ((dummydata & (!dummydata & !dummydata)) # (!dummydata & ((!dummydata) # (!dummydata)))));
- --B2L11 is tmdsenc:hdmitmds.enc|Add5~1
- B2L11 = (dummydata & (!dummydata & (!dummydata & !dummydata)));
- --B2L3 is tmdsenc:hdmitmds.enc|Add2~2
- B2L3 = (dummydata & (!dummydata & (!dummydata & !dummydata)));
- --B2L13 is tmdsenc:hdmitmds.enc|Add6~1
- B2L13 = B2L11 $ (B2L3);
- --B2L14 is tmdsenc:hdmitmds.enc|Add6~2
- B2L14 = B2L13 $ (((B2L10 & ((B2L12) # (B2L2))) # (!B2L10 & (B2L12 & B2L2))));
- --B2L15 is tmdsenc:hdmitmds.enc|Add6~3
- B2L15 = dummydata $ (dummydata $ (B2L5 $ (B2L1)));
- --B2L16 is tmdsenc:hdmitmds.enc|Add6~4
- B2L16 = B2L10 $ (B2L12 $ (B2L2));
- --B2L29 is tmdsenc:hdmitmds.enc|always1~0
- B2L29 = (B2L28) # ((B2L14 & (!B2L15 & !B2L16)));
- --B2L45 is tmdsenc:hdmitmds.enc|dx~0
- B2L45 = (B2L14 & ((dummydata) # ((B2L15) # (B2L16)))) # (!B2L14 & (dummydata & ((!B2L16) # (!B2L15))));
- --B2L6 is tmdsenc:hdmitmds.enc|Add4~4
- B2L6 = B2L14 $ (B2_disparity);
- --B2L58 is tmdsenc:hdmitmds.enc|qreg~0
- B2L58 = (B2L4 $ (((B2L29) # (B2L9)))) # (!B1_denreg);
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B1_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q3_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg
- --register power-up is low
- Q3_shift_reg = DFFEAS(Q3L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q3L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~2
- Q3L9 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q3_shift_reg)));
- --B2L59 is tmdsenc:hdmitmds.enc|qreg~1
- B2L59 = dummydata $ (((B2L29 & ((B2L45))) # (!B2L29 & (!B2L6))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B1_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q6_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg
- --register power-up is low
- Q6_shift_reg = DFFEAS(Q6L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q6L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~2
- Q6L9 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q6_shift_reg)));
- --B3L59 is tmdsenc:hdmitmds.enc|qreg~2
- B3L59 = dummydata $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B2_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q5_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg
- --register power-up is low
- Q5_shift_reg = DFFEAS(Q5L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q5L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~2
- Q5L9 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q5_shift_reg)));
- --J1_dffe16a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe16a
- --register power-up is low
- J1_dffe16a = DFFEAS(J1_dffe14a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --L1_counter_reg_bit is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit
- --register power-up is low
- L1_counter_reg_bit = DFFEAS(L1L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --J1_dffe16a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe16a
- --register power-up is low
- J1_dffe16a = DFFEAS(J1_dffe14a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --L1_counter_reg_bit is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit
- --register power-up is low
- L1_counter_reg_bit = DFFEAS(L1L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --J1_dffe16a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe16a
- --register power-up is low
- J1_dffe16a = DFFEAS(J1_dffe14a, J1_fast_clock, , , J1_sync_dffe12a, , , , );
- --L1_counter_reg_bit is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit
- --register power-up is low
- L1_counter_reg_bit = DFFEAS(L1L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg
- --register power-up is low
- N2_shift_reg = DFFEAS(N2L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~2
- N2L10 = (N2_shift_reg & !J1_dffe22);
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L12, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~2
- N1L11 = (J1_dffe22) # (N1_shift_reg);
- --F1L109 is sdram:sdram|dram_q~0
- F1L109 = (rst_n & (F1_state.st_p0_rd & F1L4));
- --B3L17 is tmdsenc:hdmitmds.enc|Add8~6
- B3L17 = (B3L16 & (!B3L14 & !B3L27));
- --B3L18 is tmdsenc:hdmitmds.enc|Add8~7
- B3L18 = ((B3L17 & ((B3L15) # (B3L44)))) # (!B3L24);
- --B3L19 is tmdsenc:hdmitmds.enc|Add8~8
- B3L19 = (B3L15 & (!B3L16)) # (!B3L15 & ((dummydata)));
- --B3L20 is tmdsenc:hdmitmds.enc|Add8~9
- B3L20 = B3L14 $ (((B3L28 & (B3L44)) # (!B3L28 & ((!B3L25)))));
- --B3L21 is tmdsenc:hdmitmds.enc|Add8~10
- B3L21 = (B3L28) # ((!B3L15 & (B3L14 $ (B3_disparity))));
- --B3L22 is tmdsenc:hdmitmds.enc|Add8~11
- B3L22 = B3L16 $ (((B3L44 & ((!B3L21))) # (!B3L44 & ((B3L15) # (B3L21)))));
- --B3L23 is tmdsenc:hdmitmds.enc|Add8~12
- B3L23 = (B3L15 & ((B3L14) # ((!dummydata & !B3L16)))) # (!B3L15 & (dummydata & ((!B3L16) # (!B3L14))));
- --B1L60 is tmdsenc:hdmitmds.enc|qreg~2
- B1L60 = B1L6 $ (((!B1L28 & (B1L45 $ (!B1L7)))));
- --B1L61 is tmdsenc:hdmitmds.enc|qreg~3
- B1L61 = (dummydata $ (B1L60)) # (!B1_denreg);
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L63, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L70, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg
- --register power-up is low
- Q2_shift_reg = DFFEAS(Q2L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q2L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~3
- Q2L10 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q2_shift_reg)));
- --L2L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|cout_actual~0
- L2L11 = (J1_sync_dffe12a & (L2_counter_reg_bit & (!L2_counter_reg_bit & !L2_counter_reg_bit)));
- --L2L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit~0
- L2L8 = (L2_wire_counter_comb_bita_0combout & (!L2L24 & !L2L11));
- --L2L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit~1
- L2L9 = (L2L24 & (((!J1_sync_dffe12a)))) # (!L2L24 & (L2_wire_counter_comb_bita_2combout & (!L2L11)));
- --L2L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit~2
- L2L10 = (L2_wire_counter_comb_bita_1combout & (!L2L24 & !L2L11));
- --B1L26 is tmdsenc:hdmitmds.enc|Add12~0
- B1L26 = (dummydata) # ((B1L15) # ((B1L16 & B1L14)));
- --B1L17 is tmdsenc:hdmitmds.enc|Add8~4
- B1L17 = (B1L28 & ((B1L14 $ (B1L45)))) # (!B1L28 & (B1L24));
- --B1L18 is tmdsenc:hdmitmds.enc|Add8~5
- B1L18 = (B1L7 & ((B1L15) # ((B1L16) # (!dummydata))));
- --B1L19 is tmdsenc:hdmitmds.enc|Add8~6
- B1L19 = (!B1L28 & (!B1L18 & ((!B1L26) # (!B1L16))));
- --B1L20 is tmdsenc:hdmitmds.enc|Add8~7
- B1L20 = B1L14 $ (((B1L19) # ((B1L28 & B1L45))));
- --B1L21 is tmdsenc:hdmitmds.enc|Add8~8
- B1L21 = (B1L28) # ((!B1L15 & (B1L14 $ (B1_disparity))));
- --B1L22 is tmdsenc:hdmitmds.enc|Add8~9
- B1L22 = B1L16 $ (((B1L45 & ((!B1L21))) # (!B1L45 & ((B1L15) # (B1L21)))));
- --B1L23 is tmdsenc:hdmitmds.enc|Add8~10
- B1L23 = (B1L15 & ((B1L14) # ((dummydata & !B1L16)))) # (!B1L15 & (!dummydata & ((!B1L16) # (!B1L14))));
- --B2L7 is tmdsenc:hdmitmds.enc|Add4~5
- B2L7 = dummydata $ (dummydata $ (dummydata $ (!B2L4)));
- --B2L60 is tmdsenc:hdmitmds.enc|qreg~2
- B2L60 = B2L7 $ (((!B2L29 & (B2L45 $ (!B2L6)))));
- --B2L61 is tmdsenc:hdmitmds.enc|qreg~3
- B2L61 = (dummydata $ (!B2L60)) # (!B1_denreg);
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L62, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B1_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg
- --register power-up is low
- Q1_shift_reg = DFFEAS(Q1L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q1L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~3
- Q1L10 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q1_shift_reg)));
- --B2L46 is tmdsenc:hdmitmds.enc|dx~1
- B2L46 = dummydata $ (!B2L4);
- --B2L62 is tmdsenc:hdmitmds.enc|qreg~4
- B2L62 = B2L46 $ (((B2L29 & (!B2L45)) # (!B2L29 & ((B2L6)))));
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L64, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L84, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q4_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg
- --register power-up is low
- Q4_shift_reg = DFFEAS(Q4L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q4L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~3
- Q4L10 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q4_shift_reg)));
- --B2L17 is tmdsenc:hdmitmds.enc|Add8~2
- B2L17 = (B2L29 & (B2L14 $ (B2L45)));
- --B2L27 is tmdsenc:hdmitmds.enc|Add12~0
- B2L27 = (dummydata) # ((B2L15) # ((B2L16 & B2L14)));
- --B2L18 is tmdsenc:hdmitmds.enc|Add8~3
- B2L18 = (B2L16 & (B2L27 & (!B2L14 & !B2L28)));
- --B2L19 is tmdsenc:hdmitmds.enc|Add8~4
- B2L19 = (B2L17) # ((B2L18) # ((B2L6 & !B2L29)));
- --B2L20 is tmdsenc:hdmitmds.enc|Add8~5
- B2L20 = (B2L6 & ((B2L15) # ((B2L16) # (!dummydata))));
- --B2L21 is tmdsenc:hdmitmds.enc|Add8~6
- B2L21 = (!B2L29 & (!B2L20 & ((!B2L27) # (!B2L16))));
- --B2L22 is tmdsenc:hdmitmds.enc|Add8~7
- B2L22 = B2L14 $ (((B2L21) # ((B2L29 & B2L45))));
- --B2L23 is tmdsenc:hdmitmds.enc|Add8~8
- B2L23 = (B2L29) # ((!B2L15 & (B2L14 $ (B2_disparity))));
- --B2L24 is tmdsenc:hdmitmds.enc|Add8~9
- B2L24 = B2L16 $ (((B2L45 & ((!B2L23))) # (!B2L45 & ((B2L15) # (B2L23)))));
- --B2L25 is tmdsenc:hdmitmds.enc|Add8~10
- B2L25 = (B2L15 & ((B2L14) # ((dummydata & !B2L16)))) # (!B2L15 & (!dummydata & ((!B2L16) # (!B2L14))));
- --B3L45 is tmdsenc:hdmitmds.enc|dx~1
- B3L45 = dummydata $ (B3L4);
- --B3L60 is tmdsenc:hdmitmds.enc|qreg~3
- B3L60 = B3L45 $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L86, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q3_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg
- --register power-up is low
- Q3_shift_reg = DFFEAS(Q3L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q3L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~3
- Q3L10 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q3_shift_reg)));
- --B3L61 is tmdsenc:hdmitmds.enc|qreg~4
- B3L61 = B3L6 $ (((!B3L28 & (B3L44 $ (!B3L7)))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B2_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q6_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg
- --register power-up is low
- Q6_shift_reg = DFFEAS(Q6L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q6L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~3
- Q6L10 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q6_shift_reg)));
- --B1L62 is tmdsenc:hdmitmds.enc|qreg~4
- B1L62 = dummydata $ (((B1L28 & ((B1L45))) # (!B1L28 & (!B1L7))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B3_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q5_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg
- --register power-up is low
- Q5_shift_reg = DFFEAS(Q5L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --Q5L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~3
- Q5L10 = (J1_dffe11 & (J1_tx_reg)) # (!J1_dffe11 & ((Q5_shift_reg)));
- --L1L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|cout_actual~0
- L1L11 = (J1_sync_dffe12a & (L1_counter_reg_bit & (!L1_counter_reg_bit & !L1_counter_reg_bit)));
- --L1L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit~0
- L1L8 = (L1_wire_counter_comb_bita_0combout & (!L1L24 & !L1L11));
- --L1L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit~1
- L1L9 = (L1L24 & (((!J1_sync_dffe12a)))) # (!L1L24 & (L1_wire_counter_comb_bita_2combout & (!L1L11)));
- --L1L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit~2
- L1L10 = (L1_wire_counter_comb_bita_1combout & (!L1L24 & !L1L11));
- --N2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg
- --register power-up is low
- N2_shift_reg = DFFEAS(N2L12, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~3
- N2L11 = (N2_shift_reg & !J1_dffe22);
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L13, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1L12 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~3
- N1L12 = (N1_shift_reg & !J1_dffe22);
- --B2L63 is tmdsenc:hdmitmds.enc|qreg~5
- B2L63 = (B2L45) # (!B1_denreg);
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L65, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L66, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q2L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~4
- Q2L11 = (J1_dffe11 & J1_tx_reg);
- --B3L62 is tmdsenc:hdmitmds.enc|qreg~5
- B3L62 = (B3L44) # (!B1_denreg);
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L65, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L68, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q1L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~4
- Q1L11 = (J1_dffe11 & J1_tx_reg);
- --B3L63 is tmdsenc:hdmitmds.enc|qreg~6
- B3L63 = dummydata $ (dummydata $ (!B3L4));
- --B3L64 is tmdsenc:hdmitmds.enc|qreg~7
- B3L64 = (B3L63 $ (((B3L28) # (B3L9)))) # (!B1_denreg);
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L67, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B2_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q4L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~4
- Q4L11 = (J1_dffe11 & J1_tx_reg);
- --B1L46 is tmdsenc:hdmitmds.enc|dx~1
- B1L46 = dummydata $ (B1L5);
- --B1L63 is tmdsenc:hdmitmds.enc|qreg~5
- B1L63 = B1L46 $ (((B1L28 & (!B1L45)) # (!B1L28 & ((B1L7)))));
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L66, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B3_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q3L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~4
- Q3L11 = (J1_dffe11 & J1_tx_reg);
- --B1L64 is tmdsenc:hdmitmds.enc|qreg~6
- B1L64 = B1L4 $ (((!B1L28 & (B1L45 $ (!B1L7)))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(J1L97, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q6L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~4
- Q6L11 = (J1_dffe11 & J1_tx_reg);
- --B2L64 is tmdsenc:hdmitmds.enc|qreg~6
- B2L64 = B2L5 $ (((!B2L29 & (B2L45 $ (!B2L6)))));
- --J1_tx_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg
- --register power-up is low
- J1_tx_reg = DFFEAS(B1_qreg, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
- --Q5L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~4
- Q5L11 = (J1_dffe11 & J1_tx_reg);
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L14, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N2L12 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~4
- N2L12 = (N1_shift_reg & !J1_dffe22);
- --N1_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg
- --register power-up is low
- N1_shift_reg = DFFEAS(N1L15, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1L13 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~4
- N1L13 = (N1_shift_reg & !J1_dffe22);
- --B3L65 is tmdsenc:hdmitmds.enc|qreg~8
- B3L65 = (B1_denreg & ((B3L28 & ((B3L44))) # (!B3L28 & (!B3L7))));
- --B1_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B1_qreg = DFFEAS(B1L68, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --B1L65 is tmdsenc:hdmitmds.enc|qreg~7
- B1L65 = (B1L45) # (!B1_denreg);
- --B2_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B2_qreg = DFFEAS(B2L68, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --B1L66 is tmdsenc:hdmitmds.enc|qreg~8
- B1L66 = dummydata $ (dummydata $ (B1L5));
- --B1L67 is tmdsenc:hdmitmds.enc|qreg~9
- B1L67 = (B1L66 $ (((B1L28) # (B1L9)))) # (!B1_denreg);
- --B2L65 is tmdsenc:hdmitmds.enc|qreg~7
- B2L65 = dummydata $ (dummydata $ (B2L4));
- --B2L66 is tmdsenc:hdmitmds.enc|qreg~8
- B2L66 = (B2L65 $ (((B2L29) # (B2L9)))) # (!B1_denreg);
- --B2L8 is tmdsenc:hdmitmds.enc|Add4~6
- B2L8 = dummydata $ (dummydata $ (dummydata));
- --B2L67 is tmdsenc:hdmitmds.enc|qreg~9
- B2L67 = B2L8 $ (((B2L29 & (!B2L45)) # (!B2L29 & ((B2L6)))));
- --B3_qreg is tmdsenc:hdmitmds.enc|qreg
- --register power-up is low
- B3_qreg = DFFEAS(B3L68, T1_wire_pll1_clk, vid_rst_n, , , , , , );
- --B3L8 is tmdsenc:hdmitmds.enc|Add4~6
- B3L8 = dummydata $ (dummydata $ (!dummydata));
- --B3L66 is tmdsenc:hdmitmds.enc|qreg~9
- B3L66 = B3L8 $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
- --N2_shift_reg is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg
- --register power-up is low
- N2_shift_reg = DFFEAS(J1_dffe22, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
- --N1L14 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~5
- N1L14 = (J1_dffe22) # (N2_shift_reg);
- --N1L15 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~6
- N1L15 = (J1_dffe22) # (N1_shift_reg);
- --B1L68 is tmdsenc:hdmitmds.enc|qreg~10
- B1L68 = (B1_denreg & ((B1L28 & ((B1L45))) # (!B1L28 & (!B1L7))));
- --B2L68 is tmdsenc:hdmitmds.enc|qreg~10
- B2L68 = (B1_denreg & ((B2L29 & ((B2L45))) # (!B2L29 & (!B2L6))));
- --B2L69 is tmdsenc:hdmitmds.enc|qreg~11
- B2L69 = B2L7 $ (((B2L29 & (!B2L45)) # (!B2L29 & ((B2L6)))));
- --B3L67 is tmdsenc:hdmitmds.enc|qreg~10
- B3L67 = B3L5 $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
- --B3L68 is tmdsenc:hdmitmds.enc|qreg~11
- B3L68 = (B3L4 $ (((B3L28) # (B3L9)))) # (!B1_denreg);
- --B1L8 is tmdsenc:hdmitmds.enc|Add4~6
- B1L8 = dummydata $ (dummydata $ (dummydata));
- --B1L69 is tmdsenc:hdmitmds.enc|qreg~11
- B1L69 = B1L8 $ (((B1L28 & (!B1L45)) # (!B1L28 & ((B1L7)))));
- --F1L41 is sdram:sdram|Selector42~3
- F1L41 = (abc_a & ((F1_state.st_p0_rd) # ((F1_state.st_p0_wr) # (F1L40))));
- --F1L39 is sdram:sdram|Selector41~2
- F1L39 = (abc_a & ((F1_state.st_p0_rd) # ((F1_state.st_p0_wr) # (F1L40))));
- --F1L31 is sdram:sdram|Selector28~2
- F1L31 = (F1_state.st_p0_rd & (((abc_a)))) # (!F1_state.st_p0_rd & ((F1_state.st_p0_wr & ((abc_a))) # (!F1_state.st_p0_wr & (F1L34))));
- --F1L30 is sdram:sdram|Selector27~2
- F1L30 = (F1_state.st_p0_rd & (((abc_a)))) # (!F1_state.st_p0_rd & ((F1_state.st_p0_wr & ((abc_a))) # (!F1_state.st_p0_wr & (F1L34))));
- --F1L15 is sdram:sdram|Selector16~5
- F1L15 = (F1_state.st_idle & (((!F1L12)))) # (!F1_state.st_idle & ((F1_state.st_reset) # ((F1_init_ctr))));
- --F1L17 is sdram:sdram|Selector17~3
- F1L17 = (F1_state.st_idle & (!F1L12)) # (!F1_state.st_idle & (((!F1L13 & !F1L16))));
- --F1L222 is sdram:sdram|state~33
- F1L222 = (F1L210 & ((F1_state.st_reset) # ((F1_init_ctr) # (F1_state.st_idle))));
- --B1L9 is tmdsenc:hdmitmds.enc|Add4~7
- B1L9 = B1L14 $ (B1_disparity $ (B1L45));
- --B2L9 is tmdsenc:hdmitmds.enc|Add4~7
- B2L9 = B2L14 $ (B2_disparity $ (B2L45));
- --B3L24 is tmdsenc:hdmitmds.enc|Add8~13
- B3L24 = B3L14 $ (((B3L28 & ((!B3L44))) # (!B3L28 & (!B3_disparity))));
- --B3L25 is tmdsenc:hdmitmds.enc|Add8~14
- B3L25 = (B3L19 & ((B3L14 & ((B3L16) # (!B3_disparity))) # (!B3L14 & (B3_disparity)))) # (!B3L19 & (((B3L16))));
- --B3L26 is tmdsenc:hdmitmds.enc|Add8~15
- B3L26 = (B3L28 & (((!B3L44)))) # (!B3L28 & (B3L14 $ ((B3_disparity))));
- --B1L24 is tmdsenc:hdmitmds.enc|Add8~11
- B1L24 = (B1L14 & (!B1_disparity)) # (!B1L14 & ((B1_disparity) # ((B1L16 & B1L26))));
- --B1L25 is tmdsenc:hdmitmds.enc|Add8~12
- B1L25 = (B1L28 & (((!B1L45)))) # (!B1L28 & (B1L14 $ ((B1_disparity))));
- --B2L26 is tmdsenc:hdmitmds.enc|Add8~11
- B2L26 = (B2L29 & (((!B2L45)))) # (!B2L29 & (B2L14 $ ((B2_disparity))));
- --B3L9 is tmdsenc:hdmitmds.enc|Add4~7
- B3L9 = B3L14 $ (B3_disparity $ (B3L44));
- --A1L205 is led_ctr~84
- A1L205 = !led_ctr;
- --A1L292 is rst_ctr~0
- A1L292 = !rst_ctr;
- --A1L109 is abc_xmemrd_q~0
- A1L109 = !abc_xmemfl_n;
- --F1L128 is sdram:sdram|init_ctr~15
- F1L128 = !F1_init_ctr;
- --J1L79 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~0
- J1L79 = !B3_qreg;
- --J1L93 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~1
- J1L93 = !B1_qreg;
- --J1L95 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~2
- J1L95 = !B2_qreg;
- --J1L75 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~3
- J1L75 = !B1_qreg;
- --J1L62 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe12a~0
- J1L62 = !J1_sync_dffe12a;
- --J1L77 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~4
- J1L77 = !B2_qreg;
- --A1L147 is dummydata~0
- A1L147 = !dummydata;
- --A1L142 is dummydata~1
- A1L142 = !dummydata;
- --A1L144 is dummydata~2
- A1L144 = !dummydata;
- --A1L121 is dummydata~3
- A1L121 = !dummydata;
- --A1L126 is dummydata~4
- A1L126 = !dummydata;
- --J1L88 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~5
- J1L88 = !B3_qreg;
- --A1L132 is dummydata~5
- A1L132 = !dummydata;
- --A1L130 is dummydata~6
- A1L130 = !dummydata;
- --A1L138 is dummydata~7
- A1L138 = !dummydata;
- --J1L70 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~6
- J1L70 = !B3_qreg;
- --J1L84 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~7
- J1L84 = !B1_qreg;
- --J1L86 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~8
- J1L86 = !B2_qreg;
- --J1L66 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~9
- J1L66 = !B1_qreg;
- --J1L68 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~10
- J1L68 = !B2_qreg;
- --J1L97 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg~11
- J1L97 = !B3_qreg;
- --T1_remap_decoy_le3a_0 is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_0
- T1_remap_decoy_le3a_0 = LCELL(GND);
- --T1_remap_decoy_le3a_1 is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_1
- T1_remap_decoy_le3a_1 = LCELL(GND);
- --T1_remap_decoy_le3a_2 is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_2
- T1_remap_decoy_le3a_2 = LCELL(GND);
- --A1L394 is ~GND
- A1L394 = GND;
- --A1L395 is ~VCC
- A1L395 = VCC;
- --A1L107 is abc_xmemfl_n~_wirecell
- A1L107 = !abc_xmemfl_n;
- --F1L75 is sdram:sdram|dram_cmd~_wirecell
- F1L75 = !F1_dram_cmd;
- --F1L77 is sdram:sdram|dram_cmd~_wirecell
- F1L77 = !F1_dram_cmd;
- --F1L79 is sdram:sdram|dram_cmd~_wirecell
- F1L79 = !F1_dram_cmd;
- --F1L84 is sdram:sdram|dram_cmd~_wirecell
- F1L84 = !F1_dram_cmd;
|