max80.map.eqn 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545
  1. -- Copyright (C) 2020 Intel Corporation. All rights reserved.
  2. -- Your use of Intel Corporation's design tools, logic functions
  3. -- and other software and tools, and any partner logic
  4. -- functions, and any output files from any of the foregoing
  5. -- (including device programming or simulation files), and any
  6. -- associated documentation or information are expressly subject
  7. -- to the terms and conditions of the Intel Program License
  8. -- Subscription Agreement, the Intel Quartus Prime License Agreement,
  9. -- the Intel FPGA IP License Agreement, or other applicable license
  10. -- agreement, including, without limitation, that your use is for
  11. -- the sole purpose of programming logic devices manufactured by
  12. -- Intel and sold by Intel or its authorized distributors. Please
  13. -- refer to the applicable agreement for further details, at
  14. -- https://fpgasoftware.intel.com/eula.
  15. --DB1_dataout[0] is sdram:sdram|ddio_out:sr_clk_out|altddio_out:ALTDDIO_OUT_component|ddio_out_rnj:auto_generated|dataout[0]
  16. DB1_dataout[0] = DDIO_OUT(.DATAINHI(GND), .DATAINLO(VCC), , , , );
  17. --F1_dram_a[0] is sdram:sdram|dram_a[0]
  18. --register power-up is low
  19. F1_dram_a[0] = DFFEAS(F1L56, T1_wire_pll1_clk[0], rst_n, , , abc_a[1], , , F1L207);
  20. --F1_dram_a[1] is sdram:sdram|dram_a[1]
  21. --register power-up is low
  22. F1_dram_a[1] = DFFEAS(F1L59, T1_wire_pll1_clk[0], rst_n, , , abc_a[2], , , F1L207);
  23. --F1_dram_dqm[0] is sdram:sdram|dram_dqm[0]
  24. --register power-up is low
  25. F1_dram_dqm[0] = DFFEAS(F1L43, T1_wire_pll1_clk[0], rst_n, , , , , F1_state.st_p0_rd, );
  26. --F1_dram_dqm[1] is sdram:sdram|dram_dqm[1]
  27. --register power-up is low
  28. F1_dram_dqm[1] = DFFEAS(F1L42, T1_wire_pll1_clk[0], rst_n, , , , , F1_state.st_p0_rd, );
  29. --led_ctr[26] is led_ctr[26]
  30. --register power-up is low
  31. led_ctr[26] = DFFEAS(A1L282, T1_wire_pll1_clk[1], rst_n, , , , , , );
  32. --led_ctr[27] is led_ctr[27]
  33. --register power-up is low
  34. led_ctr[27] = DFFEAS(A1L285, T1_wire_pll1_clk[1], rst_n, , , , , , );
  35. --led_ctr[28] is led_ctr[28]
  36. --register power-up is low
  37. led_ctr[28] = DFFEAS(A1L288, T1_wire_pll1_clk[1], rst_n, , , , , , );
  38. --M1_wire_ddio_outa_dataout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out|wire_ddio_outa_dataout[0]
  39. M1_wire_ddio_outa_dataout[0] = DDIO_OUT(.DATAINHI(Q1_shift_reg[0]), .DATAINLO(Q2_shift_reg[0]), , , .ARESET(!T1_wire_pll1_locked), );
  40. --M1_wire_ddio_outa_dataout[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out|wire_ddio_outa_dataout[1]
  41. M1_wire_ddio_outa_dataout[1] = DDIO_OUT(.DATAINHI(Q3_shift_reg[0]), .DATAINLO(Q4_shift_reg[0]), , , .ARESET(!T1_wire_pll1_locked), );
  42. --M1_wire_ddio_outa_dataout[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out|wire_ddio_outa_dataout[2]
  43. M1_wire_ddio_outa_dataout[2] = DDIO_OUT(.DATAINHI(Q5_shift_reg[0]), .DATAINLO(Q6_shift_reg[0]), , , .ARESET(!T1_wire_pll1_locked), );
  44. --P1_wire_ddio_outa_dataout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out1:outclock_ddio|wire_ddio_outa_dataout[0]
  45. P1_wire_ddio_outa_dataout[0] = DDIO_OUT(.DATAINHI(N1_shift_reg[0]), .DATAINLO(N2_shift_reg[0]), , , .ARESET(!T1_wire_pll1_locked), );
  46. --T1_wire_pll1_locked is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_locked
  47. T1_wire_pll1_locked = EQUATION NOT SUPPORTED;
  48. --T1_wire_pll1_fbout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_fbout
  49. T1_wire_pll1_fbout = EQUATION NOT SUPPORTED;
  50. --T1_wire_pll1_clk[0] is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_clk[0]
  51. T1_wire_pll1_clk[0] = EQUATION NOT SUPPORTED;
  52. --T1_wire_pll1_clk[1] is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_clk[1]
  53. T1_wire_pll1_clk[1] = EQUATION NOT SUPPORTED;
  54. --T1_wire_pll1_clk[2] is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|wire_pll1_clk[2]
  55. T1_wire_pll1_clk[2] = EQUATION NOT SUPPORTED;
  56. --F1_op_cycle[0] is sdram:sdram|op_cycle[0]
  57. --register power-up is low
  58. F1_op_cycle[0] = DFFEAS(F1L146, T1_wire_pll1_clk[0], rst_n, , , VCC, , , F1L35);
  59. --F1_op_cycle[1] is sdram:sdram|op_cycle[1]
  60. --register power-up is low
  61. F1_op_cycle[1] = DFFEAS(F1L149, T1_wire_pll1_clk[0], rst_n, , , A1L394, , , F1L35);
  62. --F1_op_cycle[3] is sdram:sdram|op_cycle[3]
  63. --register power-up is low
  64. F1_op_cycle[3] = DFFEAS(F1L155, T1_wire_pll1_clk[0], rst_n, , , A1L394, , , F1L35);
  65. --F1_op_cycle[2] is sdram:sdram|op_cycle[2]
  66. --register power-up is low
  67. F1_op_cycle[2] = DFFEAS(F1L152, T1_wire_pll1_clk[0], rst_n, , , A1L394, , , F1L35);
  68. --F1_op_cycle[4] is sdram:sdram|op_cycle[4]
  69. --register power-up is low
  70. F1_op_cycle[4] = DFFEAS(F1L158, T1_wire_pll1_clk[0], rst_n, , , A1L394, , , F1L35);
  71. --F1L56 is sdram:sdram|dram_a[0]~0
  72. F1L56 = (F1_state.st_idle & ((F1L8))) # (!F1_state.st_idle & (F1L34));
  73. --F1L59 is sdram:sdram|dram_a[1]~1
  74. F1L59 = (F1_state.st_idle & ((F1L7))) # (!F1_state.st_idle & (F1L34));
  75. --F1_init_ctr[15] is sdram:sdram|init_ctr[15]
  76. --register power-up is low
  77. F1_init_ctr[15] = DFFEAS(F1L142, T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  78. --F1_rfsh_ctr[8] is sdram:sdram|rfsh_ctr[8]
  79. --register power-up is low
  80. F1_rfsh_ctr[8] = DFFEAS(F1L197, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  81. --F1_rfsh_ctr[9] is sdram:sdram|rfsh_ctr[9]
  82. --register power-up is low
  83. F1_rfsh_ctr[9] = DFFEAS(F1L200, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  84. --F1_state.st_rfsh is sdram:sdram|state.st_rfsh
  85. --register power-up is low
  86. F1_state.st_rfsh = DFFEAS(F1L221, T1_wire_pll1_clk[0], rst_n, , F1L218, , , !F1_state.st_idle, );
  87. --led_ctr[25] is led_ctr[25]
  88. --register power-up is low
  89. led_ctr[25] = DFFEAS(A1L279, T1_wire_pll1_clk[1], rst_n, , , , , , );
  90. --led_ctr[24] is led_ctr[24]
  91. --register power-up is low
  92. led_ctr[24] = DFFEAS(A1L276, T1_wire_pll1_clk[1], rst_n, , , , , , );
  93. --led_ctr[23] is led_ctr[23]
  94. --register power-up is low
  95. led_ctr[23] = DFFEAS(A1L273, T1_wire_pll1_clk[1], rst_n, , , , , , );
  96. --led_ctr[22] is led_ctr[22]
  97. --register power-up is low
  98. led_ctr[22] = DFFEAS(A1L270, T1_wire_pll1_clk[1], rst_n, , , , , , );
  99. --led_ctr[21] is led_ctr[21]
  100. --register power-up is low
  101. led_ctr[21] = DFFEAS(A1L267, T1_wire_pll1_clk[1], rst_n, , , , , , );
  102. --led_ctr[20] is led_ctr[20]
  103. --register power-up is low
  104. led_ctr[20] = DFFEAS(A1L264, T1_wire_pll1_clk[1], rst_n, , , , , , );
  105. --led_ctr[19] is led_ctr[19]
  106. --register power-up is low
  107. led_ctr[19] = DFFEAS(A1L261, T1_wire_pll1_clk[1], rst_n, , , , , , );
  108. --led_ctr[18] is led_ctr[18]
  109. --register power-up is low
  110. led_ctr[18] = DFFEAS(A1L258, T1_wire_pll1_clk[1], rst_n, , , , , , );
  111. --led_ctr[17] is led_ctr[17]
  112. --register power-up is low
  113. led_ctr[17] = DFFEAS(A1L255, T1_wire_pll1_clk[1], rst_n, , , , , , );
  114. --led_ctr[16] is led_ctr[16]
  115. --register power-up is low
  116. led_ctr[16] = DFFEAS(A1L252, T1_wire_pll1_clk[1], rst_n, , , , , , );
  117. --led_ctr[15] is led_ctr[15]
  118. --register power-up is low
  119. led_ctr[15] = DFFEAS(A1L249, T1_wire_pll1_clk[1], rst_n, , , , , , );
  120. --led_ctr[14] is led_ctr[14]
  121. --register power-up is low
  122. led_ctr[14] = DFFEAS(A1L246, T1_wire_pll1_clk[1], rst_n, , , , , , );
  123. --led_ctr[13] is led_ctr[13]
  124. --register power-up is low
  125. led_ctr[13] = DFFEAS(A1L243, T1_wire_pll1_clk[1], rst_n, , , , , , );
  126. --led_ctr[12] is led_ctr[12]
  127. --register power-up is low
  128. led_ctr[12] = DFFEAS(A1L240, T1_wire_pll1_clk[1], rst_n, , , , , , );
  129. --led_ctr[11] is led_ctr[11]
  130. --register power-up is low
  131. led_ctr[11] = DFFEAS(A1L237, T1_wire_pll1_clk[1], rst_n, , , , , , );
  132. --led_ctr[10] is led_ctr[10]
  133. --register power-up is low
  134. led_ctr[10] = DFFEAS(A1L234, T1_wire_pll1_clk[1], rst_n, , , , , , );
  135. --led_ctr[9] is led_ctr[9]
  136. --register power-up is low
  137. led_ctr[9] = DFFEAS(A1L231, T1_wire_pll1_clk[1], rst_n, , , , , , );
  138. --led_ctr[8] is led_ctr[8]
  139. --register power-up is low
  140. led_ctr[8] = DFFEAS(A1L228, T1_wire_pll1_clk[1], rst_n, , , , , , );
  141. --led_ctr[7] is led_ctr[7]
  142. --register power-up is low
  143. led_ctr[7] = DFFEAS(A1L225, T1_wire_pll1_clk[1], rst_n, , , , , , );
  144. --led_ctr[6] is led_ctr[6]
  145. --register power-up is low
  146. led_ctr[6] = DFFEAS(A1L222, T1_wire_pll1_clk[1], rst_n, , , , , , );
  147. --led_ctr[5] is led_ctr[5]
  148. --register power-up is low
  149. led_ctr[5] = DFFEAS(A1L219, T1_wire_pll1_clk[1], rst_n, , , , , , );
  150. --led_ctr[4] is led_ctr[4]
  151. --register power-up is low
  152. led_ctr[4] = DFFEAS(A1L216, T1_wire_pll1_clk[1], rst_n, , , , , , );
  153. --led_ctr[3] is led_ctr[3]
  154. --register power-up is low
  155. led_ctr[3] = DFFEAS(A1L213, T1_wire_pll1_clk[1], rst_n, , , , , , );
  156. --led_ctr[2] is led_ctr[2]
  157. --register power-up is low
  158. led_ctr[2] = DFFEAS(A1L210, T1_wire_pll1_clk[1], rst_n, , , , , , );
  159. --led_ctr[1] is led_ctr[1]
  160. --register power-up is low
  161. led_ctr[1] = DFFEAS(A1L207, T1_wire_pll1_clk[1], rst_n, , , , , , );
  162. --A1L207 is led_ctr[1]~28
  163. A1L207 = (led_ctr[0] & (led_ctr[1] $ (VCC))) # (!led_ctr[0] & (led_ctr[1] & VCC));
  164. --A1L208 is led_ctr[1]~29
  165. A1L208 = CARRY((led_ctr[0] & led_ctr[1]));
  166. --A1L210 is led_ctr[2]~30
  167. A1L210 = (led_ctr[2] & (!A1L208)) # (!led_ctr[2] & ((A1L208) # (GND)));
  168. --A1L211 is led_ctr[2]~31
  169. A1L211 = CARRY((!A1L208) # (!led_ctr[2]));
  170. --A1L213 is led_ctr[3]~32
  171. A1L213 = (led_ctr[3] & (A1L211 $ (GND))) # (!led_ctr[3] & (!A1L211 & VCC));
  172. --A1L214 is led_ctr[3]~33
  173. A1L214 = CARRY((led_ctr[3] & !A1L211));
  174. --A1L216 is led_ctr[4]~34
  175. A1L216 = (led_ctr[4] & (!A1L214)) # (!led_ctr[4] & ((A1L214) # (GND)));
  176. --A1L217 is led_ctr[4]~35
  177. A1L217 = CARRY((!A1L214) # (!led_ctr[4]));
  178. --A1L219 is led_ctr[5]~36
  179. A1L219 = (led_ctr[5] & (A1L217 $ (GND))) # (!led_ctr[5] & (!A1L217 & VCC));
  180. --A1L220 is led_ctr[5]~37
  181. A1L220 = CARRY((led_ctr[5] & !A1L217));
  182. --A1L222 is led_ctr[6]~38
  183. A1L222 = (led_ctr[6] & (!A1L220)) # (!led_ctr[6] & ((A1L220) # (GND)));
  184. --A1L223 is led_ctr[6]~39
  185. A1L223 = CARRY((!A1L220) # (!led_ctr[6]));
  186. --A1L225 is led_ctr[7]~40
  187. A1L225 = (led_ctr[7] & (A1L223 $ (GND))) # (!led_ctr[7] & (!A1L223 & VCC));
  188. --A1L226 is led_ctr[7]~41
  189. A1L226 = CARRY((led_ctr[7] & !A1L223));
  190. --A1L228 is led_ctr[8]~42
  191. A1L228 = (led_ctr[8] & (!A1L226)) # (!led_ctr[8] & ((A1L226) # (GND)));
  192. --A1L229 is led_ctr[8]~43
  193. A1L229 = CARRY((!A1L226) # (!led_ctr[8]));
  194. --A1L231 is led_ctr[9]~44
  195. A1L231 = (led_ctr[9] & (A1L229 $ (GND))) # (!led_ctr[9] & (!A1L229 & VCC));
  196. --A1L232 is led_ctr[9]~45
  197. A1L232 = CARRY((led_ctr[9] & !A1L229));
  198. --A1L234 is led_ctr[10]~46
  199. A1L234 = (led_ctr[10] & (!A1L232)) # (!led_ctr[10] & ((A1L232) # (GND)));
  200. --A1L235 is led_ctr[10]~47
  201. A1L235 = CARRY((!A1L232) # (!led_ctr[10]));
  202. --A1L237 is led_ctr[11]~48
  203. A1L237 = (led_ctr[11] & (A1L235 $ (GND))) # (!led_ctr[11] & (!A1L235 & VCC));
  204. --A1L238 is led_ctr[11]~49
  205. A1L238 = CARRY((led_ctr[11] & !A1L235));
  206. --A1L240 is led_ctr[12]~50
  207. A1L240 = (led_ctr[12] & (!A1L238)) # (!led_ctr[12] & ((A1L238) # (GND)));
  208. --A1L241 is led_ctr[12]~51
  209. A1L241 = CARRY((!A1L238) # (!led_ctr[12]));
  210. --A1L243 is led_ctr[13]~52
  211. A1L243 = (led_ctr[13] & (A1L241 $ (GND))) # (!led_ctr[13] & (!A1L241 & VCC));
  212. --A1L244 is led_ctr[13]~53
  213. A1L244 = CARRY((led_ctr[13] & !A1L241));
  214. --A1L246 is led_ctr[14]~54
  215. A1L246 = (led_ctr[14] & (!A1L244)) # (!led_ctr[14] & ((A1L244) # (GND)));
  216. --A1L247 is led_ctr[14]~55
  217. A1L247 = CARRY((!A1L244) # (!led_ctr[14]));
  218. --A1L249 is led_ctr[15]~56
  219. A1L249 = (led_ctr[15] & (A1L247 $ (GND))) # (!led_ctr[15] & (!A1L247 & VCC));
  220. --A1L250 is led_ctr[15]~57
  221. A1L250 = CARRY((led_ctr[15] & !A1L247));
  222. --A1L252 is led_ctr[16]~58
  223. A1L252 = (led_ctr[16] & (!A1L250)) # (!led_ctr[16] & ((A1L250) # (GND)));
  224. --A1L253 is led_ctr[16]~59
  225. A1L253 = CARRY((!A1L250) # (!led_ctr[16]));
  226. --A1L255 is led_ctr[17]~60
  227. A1L255 = (led_ctr[17] & (A1L253 $ (GND))) # (!led_ctr[17] & (!A1L253 & VCC));
  228. --A1L256 is led_ctr[17]~61
  229. A1L256 = CARRY((led_ctr[17] & !A1L253));
  230. --A1L258 is led_ctr[18]~62
  231. A1L258 = (led_ctr[18] & (!A1L256)) # (!led_ctr[18] & ((A1L256) # (GND)));
  232. --A1L259 is led_ctr[18]~63
  233. A1L259 = CARRY((!A1L256) # (!led_ctr[18]));
  234. --A1L261 is led_ctr[19]~64
  235. A1L261 = (led_ctr[19] & (A1L259 $ (GND))) # (!led_ctr[19] & (!A1L259 & VCC));
  236. --A1L262 is led_ctr[19]~65
  237. A1L262 = CARRY((led_ctr[19] & !A1L259));
  238. --A1L264 is led_ctr[20]~66
  239. A1L264 = (led_ctr[20] & (!A1L262)) # (!led_ctr[20] & ((A1L262) # (GND)));
  240. --A1L265 is led_ctr[20]~67
  241. A1L265 = CARRY((!A1L262) # (!led_ctr[20]));
  242. --A1L267 is led_ctr[21]~68
  243. A1L267 = (led_ctr[21] & (A1L265 $ (GND))) # (!led_ctr[21] & (!A1L265 & VCC));
  244. --A1L268 is led_ctr[21]~69
  245. A1L268 = CARRY((led_ctr[21] & !A1L265));
  246. --A1L270 is led_ctr[22]~70
  247. A1L270 = (led_ctr[22] & (!A1L268)) # (!led_ctr[22] & ((A1L268) # (GND)));
  248. --A1L271 is led_ctr[22]~71
  249. A1L271 = CARRY((!A1L268) # (!led_ctr[22]));
  250. --A1L273 is led_ctr[23]~72
  251. A1L273 = (led_ctr[23] & (A1L271 $ (GND))) # (!led_ctr[23] & (!A1L271 & VCC));
  252. --A1L274 is led_ctr[23]~73
  253. A1L274 = CARRY((led_ctr[23] & !A1L271));
  254. --A1L276 is led_ctr[24]~74
  255. A1L276 = (led_ctr[24] & (!A1L274)) # (!led_ctr[24] & ((A1L274) # (GND)));
  256. --A1L277 is led_ctr[24]~75
  257. A1L277 = CARRY((!A1L274) # (!led_ctr[24]));
  258. --A1L279 is led_ctr[25]~76
  259. A1L279 = (led_ctr[25] & (A1L277 $ (GND))) # (!led_ctr[25] & (!A1L277 & VCC));
  260. --A1L280 is led_ctr[25]~77
  261. A1L280 = CARRY((led_ctr[25] & !A1L277));
  262. --A1L282 is led_ctr[26]~78
  263. A1L282 = (led_ctr[26] & (!A1L280)) # (!led_ctr[26] & ((A1L280) # (GND)));
  264. --A1L283 is led_ctr[26]~79
  265. A1L283 = CARRY((!A1L280) # (!led_ctr[26]));
  266. --A1L285 is led_ctr[27]~80
  267. A1L285 = (led_ctr[27] & (A1L283 $ (GND))) # (!led_ctr[27] & (!A1L283 & VCC));
  268. --A1L286 is led_ctr[27]~81
  269. A1L286 = CARRY((led_ctr[27] & !A1L283));
  270. --A1L288 is led_ctr[28]~82
  271. A1L288 = led_ctr[28] $ (A1L286);
  272. --J1_wire_lvds_tx_pll_locked is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|wire_lvds_tx_pll_locked
  273. J1_wire_lvds_tx_pll_locked = EQUATION NOT SUPPORTED;
  274. --J1_wire_lvds_tx_pll_fbout is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|wire_lvds_tx_pll_fbout
  275. J1_wire_lvds_tx_pll_fbout = EQUATION NOT SUPPORTED;
  276. --J1_fast_clock is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|fast_clock
  277. J1_fast_clock = EQUATION NOT SUPPORTED;
  278. --J1_tx_coreclock is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_coreclock
  279. J1_tx_coreclock = EQUATION NOT SUPPORTED;
  280. --U1_wire_le_comb8_combout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2|wire_le_comb8_combout
  281. U1_wire_le_comb8_combout = T1_remap_decoy_le3a_0;
  282. --V1_wire_le_comb9_combout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4|wire_le_comb9_combout
  283. V1_wire_le_comb9_combout = T1_remap_decoy_le3a_1;
  284. --W1_wire_le_comb10_combout is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5|wire_le_comb10_combout
  285. W1_wire_le_comb10_combout = T1_remap_decoy_le3a_2;
  286. --A1L1 is Add0~0
  287. A1L1 = (rst_ctr[0] & (rst_ctr[1] $ (VCC))) # (!rst_ctr[0] & (rst_ctr[1] & VCC));
  288. --A1L2 is Add0~1
  289. A1L2 = CARRY((rst_ctr[0] & rst_ctr[1]));
  290. --A1L3 is Add0~2
  291. A1L3 = (rst_ctr[2] & (!A1L2)) # (!rst_ctr[2] & ((A1L2) # (GND)));
  292. --A1L4 is Add0~3
  293. A1L4 = CARRY((!A1L2) # (!rst_ctr[2]));
  294. --A1L5 is Add0~4
  295. A1L5 = (rst_ctr[3] & (A1L4 $ (GND))) # (!rst_ctr[3] & (!A1L4 & VCC));
  296. --A1L6 is Add0~5
  297. A1L6 = CARRY((rst_ctr[3] & !A1L4));
  298. --A1L7 is Add0~6
  299. A1L7 = (rst_ctr[4] & (!A1L6)) # (!rst_ctr[4] & ((A1L6) # (GND)));
  300. --A1L8 is Add0~7
  301. A1L8 = CARRY((!A1L6) # (!rst_ctr[4]));
  302. --A1L9 is Add0~8
  303. A1L9 = (rst_ctr[5] & (A1L8 $ (GND))) # (!rst_ctr[5] & (!A1L8 & VCC));
  304. --A1L10 is Add0~9
  305. A1L10 = CARRY((rst_ctr[5] & !A1L8));
  306. --A1L11 is Add0~10
  307. A1L11 = (rst_ctr[6] & (!A1L10)) # (!rst_ctr[6] & ((A1L10) # (GND)));
  308. --A1L12 is Add0~11
  309. A1L12 = CARRY((!A1L10) # (!rst_ctr[6]));
  310. --A1L13 is Add0~12
  311. A1L13 = (rst_ctr[7] & (A1L12 $ (GND))) # (!rst_ctr[7] & (!A1L12 & VCC));
  312. --A1L14 is Add0~13
  313. A1L14 = CARRY((rst_ctr[7] & !A1L12));
  314. --A1L15 is Add0~14
  315. A1L15 = (rst_ctr[8] & (!A1L14)) # (!rst_ctr[8] & ((A1L14) # (GND)));
  316. --A1L16 is Add0~15
  317. A1L16 = CARRY((!A1L14) # (!rst_ctr[8]));
  318. --A1L17 is Add0~16
  319. A1L17 = (rst_ctr[9] & (A1L16 $ (GND))) # (!rst_ctr[9] & (!A1L16 & VCC));
  320. --A1L18 is Add0~17
  321. A1L18 = CARRY((rst_ctr[9] & !A1L16));
  322. --A1L19 is Add0~18
  323. A1L19 = (rst_ctr[10] & (!A1L18)) # (!rst_ctr[10] & ((A1L18) # (GND)));
  324. --A1L20 is Add0~19
  325. A1L20 = CARRY((!A1L18) # (!rst_ctr[10]));
  326. --A1L21 is Add0~20
  327. A1L21 = (rst_ctr[11] & (A1L20 $ (GND))) # (!rst_ctr[11] & (!A1L20 & VCC));
  328. --A1L22 is Add0~21
  329. A1L22 = CARRY((rst_ctr[11] & !A1L20));
  330. --A1L23 is Add0~22
  331. A1L23 = A1L22;
  332. --F1L146 is sdram:sdram|op_cycle[0]~5
  333. F1L146 = F1_op_cycle[0] $ (VCC);
  334. --F1L147 is sdram:sdram|op_cycle[0]~6
  335. F1L147 = CARRY(F1_op_cycle[0]);
  336. --F1L149 is sdram:sdram|op_cycle[1]~7
  337. F1L149 = (F1_op_cycle[1] & (!F1L147)) # (!F1_op_cycle[1] & ((F1L147) # (GND)));
  338. --F1L150 is sdram:sdram|op_cycle[1]~8
  339. F1L150 = CARRY((!F1L147) # (!F1_op_cycle[1]));
  340. --F1L152 is sdram:sdram|op_cycle[2]~9
  341. F1L152 = (F1_op_cycle[2] & (F1L150 $ (GND))) # (!F1_op_cycle[2] & (!F1L150 & VCC));
  342. --F1L153 is sdram:sdram|op_cycle[2]~10
  343. F1L153 = CARRY((F1_op_cycle[2] & !F1L150));
  344. --F1L155 is sdram:sdram|op_cycle[3]~11
  345. F1L155 = (F1_op_cycle[3] & (!F1L153)) # (!F1_op_cycle[3] & ((F1L153) # (GND)));
  346. --F1L156 is sdram:sdram|op_cycle[3]~12
  347. F1L156 = CARRY((!F1L153) # (!F1_op_cycle[3]));
  348. --F1L158 is sdram:sdram|op_cycle[4]~13
  349. F1L158 = F1_op_cycle[4] $ (!F1L156);
  350. --F1_init_ctr[14] is sdram:sdram|init_ctr[14]
  351. --register power-up is low
  352. F1_init_ctr[14] = DFFEAS(F1L139, T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  353. --F1_init_ctr[13] is sdram:sdram|init_ctr[13]
  354. --register power-up is low
  355. F1_init_ctr[13] = DFFEAS(F1L136, T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  356. --F1_init_ctr[12] is sdram:sdram|init_ctr[12]
  357. --register power-up is low
  358. F1_init_ctr[12] = DFFEAS(F1L133, T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  359. --F1_init_ctr[11] is sdram:sdram|init_ctr[11]
  360. --register power-up is low
  361. F1_init_ctr[11] = DFFEAS(F1L130, T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  362. --F1L130 is sdram:sdram|init_ctr[11]~5
  363. F1L130 = (F1_init_ctr[10] & (F1_init_ctr[11] $ (VCC))) # (!F1_init_ctr[10] & (F1_init_ctr[11] & VCC));
  364. --F1L131 is sdram:sdram|init_ctr[11]~6
  365. F1L131 = CARRY((F1_init_ctr[10] & F1_init_ctr[11]));
  366. --F1L133 is sdram:sdram|init_ctr[12]~7
  367. F1L133 = (F1_init_ctr[12] & (!F1L131)) # (!F1_init_ctr[12] & ((F1L131) # (GND)));
  368. --F1L134 is sdram:sdram|init_ctr[12]~8
  369. F1L134 = CARRY((!F1L131) # (!F1_init_ctr[12]));
  370. --F1L136 is sdram:sdram|init_ctr[13]~9
  371. F1L136 = (F1_init_ctr[13] & (F1L134 $ (GND))) # (!F1_init_ctr[13] & (!F1L134 & VCC));
  372. --F1L137 is sdram:sdram|init_ctr[13]~10
  373. F1L137 = CARRY((F1_init_ctr[13] & !F1L134));
  374. --F1L139 is sdram:sdram|init_ctr[14]~11
  375. F1L139 = (F1_init_ctr[14] & (!F1L137)) # (!F1_init_ctr[14] & ((F1L137) # (GND)));
  376. --F1L140 is sdram:sdram|init_ctr[14]~12
  377. F1L140 = CARRY((!F1L137) # (!F1_init_ctr[14]));
  378. --F1L142 is sdram:sdram|init_ctr[15]~13
  379. F1L142 = F1_init_ctr[15] $ (!F1L140);
  380. --F1_rfsh_ctr[7] is sdram:sdram|rfsh_ctr[7]
  381. --register power-up is low
  382. F1_rfsh_ctr[7] = DFFEAS(F1L194, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  383. --F1_rfsh_ctr[6] is sdram:sdram|rfsh_ctr[6]
  384. --register power-up is low
  385. F1_rfsh_ctr[6] = DFFEAS(F1L191, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  386. --F1_rfsh_ctr[5] is sdram:sdram|rfsh_ctr[5]
  387. --register power-up is low
  388. F1_rfsh_ctr[5] = DFFEAS(F1L188, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  389. --F1_rfsh_ctr[4] is sdram:sdram|rfsh_ctr[4]
  390. --register power-up is low
  391. F1_rfsh_ctr[4] = DFFEAS(F1L185, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  392. --F1_rfsh_ctr[3] is sdram:sdram|rfsh_ctr[3]
  393. --register power-up is low
  394. F1_rfsh_ctr[3] = DFFEAS(F1L182, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  395. --F1_rfsh_ctr[2] is sdram:sdram|rfsh_ctr[2]
  396. --register power-up is low
  397. F1_rfsh_ctr[2] = DFFEAS(F1L179, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  398. --F1_rfsh_ctr[1] is sdram:sdram|rfsh_ctr[1]
  399. --register power-up is low
  400. F1_rfsh_ctr[1] = DFFEAS(F1L176, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  401. --F1_rfsh_ctr[0] is sdram:sdram|rfsh_ctr[0]
  402. --register power-up is low
  403. F1_rfsh_ctr[0] = DFFEAS(F1L173, T1_wire_pll1_clk[0], rst_n, , , , , F1_dram_cmd[4], );
  404. --F1L173 is sdram:sdram|rfsh_ctr[0]~10
  405. F1L173 = F1_rfsh_ctr[0] $ (VCC);
  406. --F1L174 is sdram:sdram|rfsh_ctr[0]~11
  407. F1L174 = CARRY(F1_rfsh_ctr[0]);
  408. --F1L176 is sdram:sdram|rfsh_ctr[1]~12
  409. F1L176 = (F1_rfsh_ctr[1] & (!F1L174)) # (!F1_rfsh_ctr[1] & ((F1L174) # (GND)));
  410. --F1L177 is sdram:sdram|rfsh_ctr[1]~13
  411. F1L177 = CARRY((!F1L174) # (!F1_rfsh_ctr[1]));
  412. --F1L179 is sdram:sdram|rfsh_ctr[2]~14
  413. F1L179 = (F1_rfsh_ctr[2] & (F1L177 $ (GND))) # (!F1_rfsh_ctr[2] & (!F1L177 & VCC));
  414. --F1L180 is sdram:sdram|rfsh_ctr[2]~15
  415. F1L180 = CARRY((F1_rfsh_ctr[2] & !F1L177));
  416. --F1L182 is sdram:sdram|rfsh_ctr[3]~16
  417. F1L182 = (F1_rfsh_ctr[3] & (!F1L180)) # (!F1_rfsh_ctr[3] & ((F1L180) # (GND)));
  418. --F1L183 is sdram:sdram|rfsh_ctr[3]~17
  419. F1L183 = CARRY((!F1L180) # (!F1_rfsh_ctr[3]));
  420. --F1L185 is sdram:sdram|rfsh_ctr[4]~18
  421. F1L185 = (F1_rfsh_ctr[4] & (F1L183 $ (GND))) # (!F1_rfsh_ctr[4] & (!F1L183 & VCC));
  422. --F1L186 is sdram:sdram|rfsh_ctr[4]~19
  423. F1L186 = CARRY((F1_rfsh_ctr[4] & !F1L183));
  424. --F1L188 is sdram:sdram|rfsh_ctr[5]~20
  425. F1L188 = (F1_rfsh_ctr[5] & (!F1L186)) # (!F1_rfsh_ctr[5] & ((F1L186) # (GND)));
  426. --F1L189 is sdram:sdram|rfsh_ctr[5]~21
  427. F1L189 = CARRY((!F1L186) # (!F1_rfsh_ctr[5]));
  428. --F1L191 is sdram:sdram|rfsh_ctr[6]~22
  429. F1L191 = (F1_rfsh_ctr[6] & (F1L189 $ (GND))) # (!F1_rfsh_ctr[6] & (!F1L189 & VCC));
  430. --F1L192 is sdram:sdram|rfsh_ctr[6]~23
  431. F1L192 = CARRY((F1_rfsh_ctr[6] & !F1L189));
  432. --F1L194 is sdram:sdram|rfsh_ctr[7]~24
  433. F1L194 = (F1_rfsh_ctr[7] & (!F1L192)) # (!F1_rfsh_ctr[7] & ((F1L192) # (GND)));
  434. --F1L195 is sdram:sdram|rfsh_ctr[7]~25
  435. F1L195 = CARRY((!F1L192) # (!F1_rfsh_ctr[7]));
  436. --F1L197 is sdram:sdram|rfsh_ctr[8]~26
  437. F1L197 = (F1_rfsh_ctr[8] & (F1L195 $ (GND))) # (!F1_rfsh_ctr[8] & (!F1L195 & VCC));
  438. --F1L198 is sdram:sdram|rfsh_ctr[8]~27
  439. F1L198 = CARRY((F1_rfsh_ctr[8] & !F1L195));
  440. --F1L200 is sdram:sdram|rfsh_ctr[9]~28
  441. F1L200 = F1_rfsh_ctr[9] $ (F1L198);
  442. --B1_qreg[6] is tmdsenc:hdmitmds[0].enc|qreg[6]
  443. --register power-up is low
  444. B1_qreg[6] = DFFEAS(B1L58, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  445. --B2_qreg[0] is tmdsenc:hdmitmds[1].enc|qreg[0]
  446. --register power-up is low
  447. B2_qreg[0] = DFFEAS(B2L59, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  448. --B3_qreg[0] is tmdsenc:hdmitmds[2].enc|qreg[0]
  449. --register power-up is low
  450. B3_qreg[0] = DFFEAS(B3L59, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  451. --B3_disparity[3] is tmdsenc:hdmitmds[2].enc|disparity[3]
  452. --register power-up is low
  453. B3_disparity[3] = DFFEAS(B3L42, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  454. --B3_disparity[0] is tmdsenc:hdmitmds[2].enc|disparity[0]
  455. --register power-up is low
  456. B3_disparity[0] = DFFEAS(B3L33, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  457. --B3_disparity[1] is tmdsenc:hdmitmds[2].enc|disparity[1]
  458. --register power-up is low
  459. B3_disparity[1] = DFFEAS(B3L36, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  460. --B3_disparity[2] is tmdsenc:hdmitmds[2].enc|disparity[2]
  461. --register power-up is low
  462. B3_disparity[2] = DFFEAS(B3L39, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  463. --B1_disparity[3] is tmdsenc:hdmitmds[0].enc|disparity[3]
  464. --register power-up is low
  465. B1_disparity[3] = DFFEAS(B1L43, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  466. --B1_disparity[0] is tmdsenc:hdmitmds[0].enc|disparity[0]
  467. --register power-up is low
  468. B1_disparity[0] = DFFEAS(B1L34, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  469. --B1_disparity[1] is tmdsenc:hdmitmds[0].enc|disparity[1]
  470. --register power-up is low
  471. B1_disparity[1] = DFFEAS(B1L37, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  472. --B1_disparity[2] is tmdsenc:hdmitmds[0].enc|disparity[2]
  473. --register power-up is low
  474. B1_disparity[2] = DFFEAS(B1L40, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  475. --B2_qreg[4] is tmdsenc:hdmitmds[1].enc|qreg[4]
  476. --register power-up is low
  477. B2_qreg[4] = DFFEAS(B2L62, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  478. --B2_disparity[3] is tmdsenc:hdmitmds[1].enc|disparity[3]
  479. --register power-up is low
  480. B2_disparity[3] = DFFEAS(B2L43, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  481. --B2_disparity[0] is tmdsenc:hdmitmds[1].enc|disparity[0]
  482. --register power-up is low
  483. B2_disparity[0] = DFFEAS(B2L34, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  484. --B2_disparity[1] is tmdsenc:hdmitmds[1].enc|disparity[1]
  485. --register power-up is low
  486. B2_disparity[1] = DFFEAS(B2L37, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  487. --B2_disparity[2] is tmdsenc:hdmitmds[1].enc|disparity[2]
  488. --register power-up is low
  489. B2_disparity[2] = DFFEAS(B2L40, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  490. --B3_qreg[4] is tmdsenc:hdmitmds[2].enc|qreg[4]
  491. --register power-up is low
  492. B3_qreg[4] = DFFEAS(B3L60, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  493. --B3_qreg[1] is tmdsenc:hdmitmds[2].enc|qreg[1]
  494. --register power-up is low
  495. B3_qreg[1] = DFFEAS(B3L61, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  496. --B1_qreg[0] is tmdsenc:hdmitmds[0].enc|qreg[0]
  497. --register power-up is low
  498. B1_qreg[0] = DFFEAS(B1L62, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  499. --B3L32 is tmdsenc:hdmitmds[2].enc|disparity[0]~5
  500. B3L32 = CARRY(B3L26);
  501. --B3L33 is tmdsenc:hdmitmds[2].enc|disparity[0]~6
  502. B3L33 = (B3L23 & ((B3_disparity[0] & (B3L32 & VCC)) # (!B3_disparity[0] & (!B3L32)))) # (!B3L23 & ((B3_disparity[0] & (!B3L32)) # (!B3_disparity[0] & ((B3L32) # (GND)))));
  503. --B3L34 is tmdsenc:hdmitmds[2].enc|disparity[0]~7
  504. B3L34 = CARRY((B3L23 & (!B3_disparity[0] & !B3L32)) # (!B3L23 & ((!B3L32) # (!B3_disparity[0]))));
  505. --B3L36 is tmdsenc:hdmitmds[2].enc|disparity[1]~8
  506. B3L36 = ((B3L22 $ (B3_disparity[1] $ (!B3L34)))) # (GND);
  507. --B3L37 is tmdsenc:hdmitmds[2].enc|disparity[1]~9
  508. B3L37 = CARRY((B3L22 & ((B3_disparity[1]) # (!B3L34))) # (!B3L22 & (B3_disparity[1] & !B3L34)));
  509. --B3L39 is tmdsenc:hdmitmds[2].enc|disparity[2]~10
  510. B3L39 = (B3L20 & ((B3_disparity[2] & (B3L37 & VCC)) # (!B3_disparity[2] & (!B3L37)))) # (!B3L20 & ((B3_disparity[2] & (!B3L37)) # (!B3_disparity[2] & ((B3L37) # (GND)))));
  511. --B3L40 is tmdsenc:hdmitmds[2].enc|disparity[2]~11
  512. B3L40 = CARRY((B3L20 & (!B3_disparity[2] & !B3L37)) # (!B3L20 & ((!B3L37) # (!B3_disparity[2]))));
  513. --B3L42 is tmdsenc:hdmitmds[2].enc|disparity[3]~12
  514. B3L42 = B3L18 $ (B3_disparity[3] $ (!B3L40));
  515. --L2_wire_counter_comb_bita_0combout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_0combout[0]
  516. L2_wire_counter_comb_bita_0combout[0] = L2_counter_reg_bit[0] $ (((VCC) # (!J1_sync_dffe12a)));
  517. --L2_wire_counter_comb_bita_0cout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_0cout[0]
  518. L2_wire_counter_comb_bita_0cout[0] = CARRY(L2_counter_reg_bit[0] $ (!J1_sync_dffe12a));
  519. --L2_wire_counter_comb_bita_1combout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_1combout[0]
  520. L2_wire_counter_comb_bita_1combout[0] = (L2_wire_counter_comb_bita_0cout[0] & (L2_counter_reg_bit[1] $ (((J1_sync_dffe12a) # (VCC))))) # (!L2_wire_counter_comb_bita_0cout[0] & ((L2_counter_reg_bit[1]) # ((GND))));
  521. --L2_wire_counter_comb_bita_1cout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_1cout[0]
  522. L2_wire_counter_comb_bita_1cout[0] = CARRY((L2_counter_reg_bit[1] $ (J1_sync_dffe12a)) # (!L2_wire_counter_comb_bita_0cout[0]));
  523. --L2_wire_counter_comb_bita_2combout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_2combout[0]
  524. L2_wire_counter_comb_bita_2combout[0] = (L2_wire_counter_comb_bita_1cout[0] & (L2_counter_reg_bit[2] & ((VCC)))) # (!L2_wire_counter_comb_bita_1cout[0] & (L2_counter_reg_bit[2] $ (((VCC) # (!J1_sync_dffe12a)))));
  525. --L2_wire_counter_comb_bita_2cout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_2cout[0]
  526. L2_wire_counter_comb_bita_2cout[0] = CARRY((!L2_wire_counter_comb_bita_1cout[0] & (L2_counter_reg_bit[2] $ (!J1_sync_dffe12a))));
  527. --L2L24 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|wire_counter_comb_bita_2cout[0]~0
  528. L2L24 = L2_wire_counter_comb_bita_2cout[0];
  529. --B1L33 is tmdsenc:hdmitmds[0].enc|disparity[0]~5
  530. B1L33 = CARRY(B1L25);
  531. --B1L34 is tmdsenc:hdmitmds[0].enc|disparity[0]~6
  532. B1L34 = (B1L23 & ((B1_disparity[0] & (B1L33 & VCC)) # (!B1_disparity[0] & (!B1L33)))) # (!B1L23 & ((B1_disparity[0] & (!B1L33)) # (!B1_disparity[0] & ((B1L33) # (GND)))));
  533. --B1L35 is tmdsenc:hdmitmds[0].enc|disparity[0]~7
  534. B1L35 = CARRY((B1L23 & (!B1_disparity[0] & !B1L33)) # (!B1L23 & ((!B1L33) # (!B1_disparity[0]))));
  535. --B1L37 is tmdsenc:hdmitmds[0].enc|disparity[1]~8
  536. B1L37 = ((B1L22 $ (B1_disparity[1] $ (!B1L35)))) # (GND);
  537. --B1L38 is tmdsenc:hdmitmds[0].enc|disparity[1]~9
  538. B1L38 = CARRY((B1L22 & ((B1_disparity[1]) # (!B1L35))) # (!B1L22 & (B1_disparity[1] & !B1L35)));
  539. --B1L40 is tmdsenc:hdmitmds[0].enc|disparity[2]~10
  540. B1L40 = (B1L20 & ((B1_disparity[2] & (B1L38 & VCC)) # (!B1_disparity[2] & (!B1L38)))) # (!B1L20 & ((B1_disparity[2] & (!B1L38)) # (!B1_disparity[2] & ((B1L38) # (GND)))));
  541. --B1L41 is tmdsenc:hdmitmds[0].enc|disparity[2]~11
  542. B1L41 = CARRY((B1L20 & (!B1_disparity[2] & !B1L38)) # (!B1L20 & ((!B1L38) # (!B1_disparity[2]))));
  543. --B1L43 is tmdsenc:hdmitmds[0].enc|disparity[3]~12
  544. B1L43 = B1L17 $ (B1_disparity[3] $ (!B1L41));
  545. --B2L33 is tmdsenc:hdmitmds[1].enc|disparity[0]~5
  546. B2L33 = CARRY(B2L26);
  547. --B2L34 is tmdsenc:hdmitmds[1].enc|disparity[0]~6
  548. B2L34 = (B2L25 & ((B2_disparity[0] & (B2L33 & VCC)) # (!B2_disparity[0] & (!B2L33)))) # (!B2L25 & ((B2_disparity[0] & (!B2L33)) # (!B2_disparity[0] & ((B2L33) # (GND)))));
  549. --B2L35 is tmdsenc:hdmitmds[1].enc|disparity[0]~7
  550. B2L35 = CARRY((B2L25 & (!B2_disparity[0] & !B2L33)) # (!B2L25 & ((!B2L33) # (!B2_disparity[0]))));
  551. --B2L37 is tmdsenc:hdmitmds[1].enc|disparity[1]~8
  552. B2L37 = ((B2L24 $ (B2_disparity[1] $ (!B2L35)))) # (GND);
  553. --B2L38 is tmdsenc:hdmitmds[1].enc|disparity[1]~9
  554. B2L38 = CARRY((B2L24 & ((B2_disparity[1]) # (!B2L35))) # (!B2L24 & (B2_disparity[1] & !B2L35)));
  555. --B2L40 is tmdsenc:hdmitmds[1].enc|disparity[2]~10
  556. B2L40 = (B2L22 & ((B2_disparity[2] & (B2L38 & VCC)) # (!B2_disparity[2] & (!B2L38)))) # (!B2L22 & ((B2_disparity[2] & (!B2L38)) # (!B2_disparity[2] & ((B2L38) # (GND)))));
  557. --B2L41 is tmdsenc:hdmitmds[1].enc|disparity[2]~11
  558. B2L41 = CARRY((B2L22 & (!B2_disparity[2] & !B2L38)) # (!B2L22 & ((!B2L38) # (!B2_disparity[2]))));
  559. --B2L43 is tmdsenc:hdmitmds[1].enc|disparity[3]~12
  560. B2L43 = B2L19 $ (B2_disparity[3] $ (!B2L41));
  561. --B1_qreg[4] is tmdsenc:hdmitmds[0].enc|qreg[4]
  562. --register power-up is low
  563. B1_qreg[4] = DFFEAS(B1L63, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  564. --B1_qreg[1] is tmdsenc:hdmitmds[0].enc|qreg[1]
  565. --register power-up is low
  566. B1_qreg[1] = DFFEAS(B1L64, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  567. --B2_qreg[1] is tmdsenc:hdmitmds[1].enc|qreg[1]
  568. --register power-up is low
  569. B2_qreg[1] = DFFEAS(B2L64, T1_wire_pll1_clk[2], vid_rst_n, , , , , !B1_denreg, );
  570. --L1_wire_counter_comb_bita_0combout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_0combout[0]
  571. L1_wire_counter_comb_bita_0combout[0] = L1_counter_reg_bit[0] $ (((VCC) # (!J1_sync_dffe12a)));
  572. --L1_wire_counter_comb_bita_0cout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_0cout[0]
  573. L1_wire_counter_comb_bita_0cout[0] = CARRY(L1_counter_reg_bit[0] $ (!J1_sync_dffe12a));
  574. --L1_wire_counter_comb_bita_1combout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_1combout[0]
  575. L1_wire_counter_comb_bita_1combout[0] = (L1_wire_counter_comb_bita_0cout[0] & (L1_counter_reg_bit[1] $ (((J1_sync_dffe12a) # (VCC))))) # (!L1_wire_counter_comb_bita_0cout[0] & ((L1_counter_reg_bit[1]) # ((GND))));
  576. --L1_wire_counter_comb_bita_1cout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_1cout[0]
  577. L1_wire_counter_comb_bita_1cout[0] = CARRY((L1_counter_reg_bit[1] $ (J1_sync_dffe12a)) # (!L1_wire_counter_comb_bita_0cout[0]));
  578. --L1_wire_counter_comb_bita_2combout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_2combout[0]
  579. L1_wire_counter_comb_bita_2combout[0] = (L1_wire_counter_comb_bita_1cout[0] & (L1_counter_reg_bit[2] & ((VCC)))) # (!L1_wire_counter_comb_bita_1cout[0] & (L1_counter_reg_bit[2] $ (((VCC) # (!J1_sync_dffe12a)))));
  580. --L1_wire_counter_comb_bita_2cout[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_2cout[0]
  581. L1_wire_counter_comb_bita_2cout[0] = CARRY((!L1_wire_counter_comb_bita_1cout[0] & (L1_counter_reg_bit[2] $ (!J1_sync_dffe12a))));
  582. --L1L24 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|wire_counter_comb_bita_2cout[0]~0
  583. L1L24 = L1_wire_counter_comb_bita_2cout[0];
  584. --B2_qreg[2] is tmdsenc:hdmitmds[1].enc|qreg[2]
  585. --register power-up is low
  586. B2_qreg[2] = DFFEAS(B2L67, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  587. --B3_qreg[2] is tmdsenc:hdmitmds[2].enc|qreg[2]
  588. --register power-up is low
  589. B3_qreg[2] = DFFEAS(B3L66, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  590. --B2_qreg[6] is tmdsenc:hdmitmds[1].enc|qreg[6]
  591. --register power-up is low
  592. B2_qreg[6] = DFFEAS(B2L69, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  593. --B3_qreg[6] is tmdsenc:hdmitmds[2].enc|qreg[6]
  594. --register power-up is low
  595. B3_qreg[6] = DFFEAS(B3L67, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  596. --B1_qreg[2] is tmdsenc:hdmitmds[0].enc|qreg[2]
  597. --register power-up is low
  598. B1_qreg[2] = DFFEAS(B1L69, T1_wire_pll1_clk[2], vid_rst_n, , , VCC, , , !B1_denreg);
  599. --abc_clk is abc_clk
  600. abc_clk = INPUT();
  601. --abc_d_oe is abc_d_oe
  602. abc_d_oe = OUTPUT(A1L107);
  603. --abc_rst_n is abc_rst_n
  604. abc_rst_n = INPUT();
  605. --abc_cs_n is abc_cs_n
  606. abc_cs_n = INPUT();
  607. --abc_out_n[0] is abc_out_n[0]
  608. abc_out_n[0] = INPUT();
  609. --abc_out_n[1] is abc_out_n[1]
  610. abc_out_n[1] = INPUT();
  611. --abc_out_n[2] is abc_out_n[2]
  612. abc_out_n[2] = INPUT();
  613. --abc_out_n[3] is abc_out_n[3]
  614. abc_out_n[3] = INPUT();
  615. --abc_out_n[4] is abc_out_n[4]
  616. abc_out_n[4] = INPUT();
  617. --abc_inp_n[0] is abc_inp_n[0]
  618. abc_inp_n[0] = INPUT();
  619. --abc_inp_n[1] is abc_inp_n[1]
  620. abc_inp_n[1] = INPUT();
  621. --abc_rdy_x is abc_rdy_x
  622. abc_rdy_x = OUTPUT(A1L92);
  623. --A1L92 is abc_rdy_x~output
  624. A1L92 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  625. --abc_resin_x is abc_resin_x
  626. abc_resin_x = OUTPUT(A1L94);
  627. --A1L94 is abc_resin_x~output
  628. A1L94 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  629. --abc_int80_x is abc_int80_x
  630. abc_int80_x = OUTPUT(A1L79);
  631. --A1L79 is abc_int80_x~output
  632. A1L79 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  633. --abc_int800_x is abc_int800_x
  634. abc_int800_x = OUTPUT(A1L81);
  635. --A1L81 is abc_int800_x~output
  636. A1L81 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  637. --abc_nmi_x is abc_nmi_x
  638. abc_nmi_x = OUTPUT(A1L84);
  639. --A1L84 is abc_nmi_x~output
  640. A1L84 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  641. --abc_xm_x is abc_xm_x
  642. abc_xm_x = OUTPUT(A1L102);
  643. --A1L102 is abc_xm_x~output
  644. A1L102 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  645. --abc_master is abc_master
  646. abc_master = OUTPUT(A1L394);
  647. --abc_a_oe is abc_a_oe
  648. abc_a_oe = OUTPUT(A1L394);
  649. --abc_d_ce_n is abc_d_ce_n
  650. abc_d_ce_n = OUTPUT(A1L394);
  651. --exth_hc is exth_hc
  652. exth_hc = INPUT();
  653. --exth_hh is exth_hh
  654. exth_hh = INPUT();
  655. --sr_clk is sr_clk
  656. sr_clk = OUTPUT(DB1_dataout[0]);
  657. --sr_cke is sr_cke
  658. sr_cke = OUTPUT(F1_dram_cke);
  659. --sr_ba[0] is sr_ba[0]
  660. sr_ba[0] = OUTPUT(F1_dram_ba[0]);
  661. --sr_ba[1] is sr_ba[1]
  662. sr_ba[1] = OUTPUT(F1_dram_ba[1]);
  663. --sr_a[0] is sr_a[0]
  664. sr_a[0] = OUTPUT(F1_dram_a[0]);
  665. --sr_a[1] is sr_a[1]
  666. sr_a[1] = OUTPUT(F1_dram_a[1]);
  667. --sr_a[2] is sr_a[2]
  668. sr_a[2] = OUTPUT(F1_dram_a[2]);
  669. --sr_a[3] is sr_a[3]
  670. sr_a[3] = OUTPUT(F1_dram_a[3]);
  671. --sr_a[4] is sr_a[4]
  672. sr_a[4] = OUTPUT(F1_dram_a[4]);
  673. --sr_a[5] is sr_a[5]
  674. sr_a[5] = OUTPUT(F1_dram_a[5]);
  675. --sr_a[6] is sr_a[6]
  676. sr_a[6] = OUTPUT(F1_dram_a[6]);
  677. --sr_a[7] is sr_a[7]
  678. sr_a[7] = OUTPUT(F1_dram_a[7]);
  679. --sr_a[8] is sr_a[8]
  680. sr_a[8] = OUTPUT(F1_dram_a[8]);
  681. --sr_a[9] is sr_a[9]
  682. sr_a[9] = OUTPUT(A1L394);
  683. --sr_a[10] is sr_a[10]
  684. sr_a[10] = OUTPUT(F1_dram_a[10]);
  685. --sr_a[11] is sr_a[11]
  686. sr_a[11] = OUTPUT(A1L394);
  687. --sr_a[12] is sr_a[12]
  688. sr_a[12] = OUTPUT(A1L394);
  689. --sr_dqm[0] is sr_dqm[0]
  690. sr_dqm[0] = OUTPUT(F1_dram_dqm[0]);
  691. --sr_dqm[1] is sr_dqm[1]
  692. sr_dqm[1] = OUTPUT(F1_dram_dqm[1]);
  693. --sr_cs_n is sr_cs_n
  694. sr_cs_n = OUTPUT(F1L84);
  695. --sr_we_n is sr_we_n
  696. sr_we_n = OUTPUT(F1L75);
  697. --sr_cas_n is sr_cas_n
  698. sr_cas_n = OUTPUT(F1L77);
  699. --sr_ras_n is sr_ras_n
  700. sr_ras_n = OUTPUT(F1L79);
  701. --sd_clk is sd_clk
  702. sd_clk = OUTPUT(A1L395);
  703. --sd_cmd is sd_cmd
  704. sd_cmd = OUTPUT(A1L395);
  705. --tty_txd is tty_txd
  706. tty_txd = INPUT();
  707. --tty_rxd is tty_rxd
  708. tty_rxd = OUTPUT(A1L395);
  709. --tty_rts is tty_rts
  710. tty_rts = INPUT();
  711. --tty_cts is tty_cts
  712. tty_cts = OUTPUT(A1L395);
  713. --tty_dtr is tty_dtr
  714. tty_dtr = INPUT();
  715. --flash_cs_n is flash_cs_n
  716. flash_cs_n = OUTPUT(A1L394);
  717. --flash_clk is flash_clk
  718. flash_clk = OUTPUT(A1L394);
  719. --flash_mosi is flash_mosi
  720. flash_mosi = OUTPUT(A1L394);
  721. --flash_miso is flash_miso
  722. flash_miso = INPUT();
  723. --rtc_32khz is rtc_32khz
  724. rtc_32khz = INPUT();
  725. --rtc_int_n is rtc_int_n
  726. rtc_int_n = INPUT();
  727. --led[1] is led[1]
  728. led[1] = OUTPUT(led_ctr[26]);
  729. --led[2] is led[2]
  730. led[2] = OUTPUT(led_ctr[27]);
  731. --led[3] is led[3]
  732. led[3] = OUTPUT(led_ctr[28]);
  733. --hdmi_d[0] is hdmi_d[0]
  734. hdmi_d[0] = OUTPUT(M1_wire_ddio_outa_dataout[0]);
  735. --hdmi_d[1] is hdmi_d[1]
  736. hdmi_d[1] = OUTPUT(M1_wire_ddio_outa_dataout[1]);
  737. --hdmi_d[2] is hdmi_d[2]
  738. hdmi_d[2] = OUTPUT(M1_wire_ddio_outa_dataout[2]);
  739. --hdmi_clk is hdmi_clk
  740. hdmi_clk = OUTPUT(P1_wire_ddio_outa_dataout[0]);
  741. --hdmi_sda is hdmi_sda
  742. hdmi_sda = BIDIR(A1L194);
  743. --A1L194 is hdmi_sda~output
  744. A1L194 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  745. --abc_d[0] is abc_d[0]
  746. abc_d[0] = BIDIR(A1L48);
  747. --A1L48 is abc_d[0]~output
  748. A1L48 = OUTPUT_BUFFER.O(.I(abc_do[0]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  749. --abc_d[1] is abc_d[1]
  750. abc_d[1] = BIDIR(A1L50);
  751. --A1L50 is abc_d[1]~output
  752. A1L50 = OUTPUT_BUFFER.O(.I(abc_do[1]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  753. --abc_d[2] is abc_d[2]
  754. abc_d[2] = BIDIR(A1L52);
  755. --A1L52 is abc_d[2]~output
  756. A1L52 = OUTPUT_BUFFER.O(.I(abc_do[2]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  757. --abc_d[3] is abc_d[3]
  758. abc_d[3] = BIDIR(A1L54);
  759. --A1L54 is abc_d[3]~output
  760. A1L54 = OUTPUT_BUFFER.O(.I(abc_do[3]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  761. --abc_d[4] is abc_d[4]
  762. abc_d[4] = BIDIR(A1L56);
  763. --A1L56 is abc_d[4]~output
  764. A1L56 = OUTPUT_BUFFER.O(.I(abc_do[4]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  765. --abc_d[5] is abc_d[5]
  766. abc_d[5] = BIDIR(A1L58);
  767. --A1L58 is abc_d[5]~output
  768. A1L58 = OUTPUT_BUFFER.O(.I(abc_do[5]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  769. --abc_d[6] is abc_d[6]
  770. abc_d[6] = BIDIR(A1L60);
  771. --A1L60 is abc_d[6]~output
  772. A1L60 = OUTPUT_BUFFER.O(.I(abc_do[6]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  773. --abc_d[7] is abc_d[7]
  774. abc_d[7] = BIDIR(A1L62);
  775. --A1L62 is abc_d[7]~output
  776. A1L62 = OUTPUT_BUFFER.O(.I(abc_do[7]), .OE(!abc_xmemfl_n), , , , , , , , , , , , , , , , );
  777. --exth_ha is exth_ha
  778. exth_ha = BIDIR(A1L154);
  779. --A1L154 is exth_ha~output
  780. A1L154 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  781. --exth_hb is exth_hb
  782. exth_hb = BIDIR(A1L156);
  783. --A1L156 is exth_hb~output
  784. A1L156 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  785. --exth_hd is exth_hd
  786. exth_hd = BIDIR(A1L159);
  787. --A1L159 is exth_hd~output
  788. A1L159 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  789. --exth_he is exth_he
  790. exth_he = BIDIR(A1L161);
  791. --A1L161 is exth_he~output
  792. A1L161 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  793. --exth_hf is exth_hf
  794. exth_hf = BIDIR(A1L163);
  795. --A1L163 is exth_hf~output
  796. A1L163 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  797. --exth_hg is exth_hg
  798. exth_hg = BIDIR(A1L165);
  799. --A1L165 is exth_hg~output
  800. A1L165 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  801. --sr_dq[0] is sr_dq[0]
  802. sr_dq[0] = BIDIR(A1L352);
  803. --A1L352 is sr_dq[0]~output
  804. A1L352 = OUTPUT_BUFFER.O(.I(F1_dram_d[0]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  805. --sr_dq[1] is sr_dq[1]
  806. sr_dq[1] = BIDIR(A1L354);
  807. --A1L354 is sr_dq[1]~output
  808. A1L354 = OUTPUT_BUFFER.O(.I(F1_dram_d[1]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  809. --sr_dq[2] is sr_dq[2]
  810. sr_dq[2] = BIDIR(A1L356);
  811. --A1L356 is sr_dq[2]~output
  812. A1L356 = OUTPUT_BUFFER.O(.I(F1_dram_d[2]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  813. --sr_dq[3] is sr_dq[3]
  814. sr_dq[3] = BIDIR(A1L358);
  815. --A1L358 is sr_dq[3]~output
  816. A1L358 = OUTPUT_BUFFER.O(.I(F1_dram_d[3]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  817. --sr_dq[4] is sr_dq[4]
  818. sr_dq[4] = BIDIR(A1L360);
  819. --A1L360 is sr_dq[4]~output
  820. A1L360 = OUTPUT_BUFFER.O(.I(F1_dram_d[4]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  821. --sr_dq[5] is sr_dq[5]
  822. sr_dq[5] = BIDIR(A1L362);
  823. --A1L362 is sr_dq[5]~output
  824. A1L362 = OUTPUT_BUFFER.O(.I(F1_dram_d[5]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  825. --sr_dq[6] is sr_dq[6]
  826. sr_dq[6] = BIDIR(A1L364);
  827. --A1L364 is sr_dq[6]~output
  828. A1L364 = OUTPUT_BUFFER.O(.I(F1_dram_d[6]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  829. --sr_dq[7] is sr_dq[7]
  830. sr_dq[7] = BIDIR(A1L366);
  831. --A1L366 is sr_dq[7]~output
  832. A1L366 = OUTPUT_BUFFER.O(.I(F1_dram_d[7]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  833. --sr_dq[8] is sr_dq[8]
  834. sr_dq[8] = BIDIR(A1L368);
  835. --A1L368 is sr_dq[8]~output
  836. A1L368 = OUTPUT_BUFFER.O(.I(F1_dram_d[8]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  837. --sr_dq[9] is sr_dq[9]
  838. sr_dq[9] = BIDIR(A1L370);
  839. --A1L370 is sr_dq[9]~output
  840. A1L370 = OUTPUT_BUFFER.O(.I(F1_dram_d[9]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  841. --sr_dq[10] is sr_dq[10]
  842. sr_dq[10] = BIDIR(A1L372);
  843. --A1L372 is sr_dq[10]~output
  844. A1L372 = OUTPUT_BUFFER.O(.I(F1_dram_d[10]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  845. --sr_dq[11] is sr_dq[11]
  846. sr_dq[11] = BIDIR(A1L374);
  847. --A1L374 is sr_dq[11]~output
  848. A1L374 = OUTPUT_BUFFER.O(.I(F1_dram_d[11]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  849. --sr_dq[12] is sr_dq[12]
  850. sr_dq[12] = BIDIR(A1L376);
  851. --A1L376 is sr_dq[12]~output
  852. A1L376 = OUTPUT_BUFFER.O(.I(F1_dram_d[12]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  853. --sr_dq[13] is sr_dq[13]
  854. sr_dq[13] = BIDIR(A1L378);
  855. --A1L378 is sr_dq[13]~output
  856. A1L378 = OUTPUT_BUFFER.O(.I(F1_dram_d[13]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  857. --sr_dq[14] is sr_dq[14]
  858. sr_dq[14] = BIDIR(A1L380);
  859. --A1L380 is sr_dq[14]~output
  860. A1L380 = OUTPUT_BUFFER.O(.I(F1_dram_d[14]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  861. --sr_dq[15] is sr_dq[15]
  862. sr_dq[15] = BIDIR(A1L382);
  863. --A1L382 is sr_dq[15]~output
  864. A1L382 = OUTPUT_BUFFER.O(.I(F1_dram_d[15]), .OE(!F1_dram_d_en), , , , , , , , , , , , , , , , );
  865. --sd_dat[0] is sd_dat[0]
  866. sd_dat[0] = BIDIR(A1L312);
  867. --A1L312 is sd_dat[0]~output
  868. A1L312 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  869. --sd_dat[1] is sd_dat[1]
  870. sd_dat[1] = BIDIR(A1L314);
  871. --A1L314 is sd_dat[1]~output
  872. A1L314 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  873. --sd_dat[2] is sd_dat[2]
  874. sd_dat[2] = BIDIR(A1L316);
  875. --A1L316 is sd_dat[2]~output
  876. A1L316 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  877. --sd_dat[3] is sd_dat[3]
  878. sd_dat[3] = BIDIR(A1L318);
  879. --A1L318 is sd_dat[3]~output
  880. A1L318 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  881. --spi_clk is spi_clk
  882. spi_clk = BIDIR(A1L320);
  883. --A1L320 is spi_clk~output
  884. A1L320 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  885. --spi_miso is spi_miso
  886. spi_miso = BIDIR(A1L326);
  887. --A1L326 is spi_miso~output
  888. A1L326 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  889. --spi_mosi is spi_mosi
  890. spi_mosi = BIDIR(A1L328);
  891. --A1L328 is spi_mosi~output
  892. A1L328 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  893. --spi_cs_esp_n is spi_cs_esp_n
  894. spi_cs_esp_n = BIDIR(A1L322);
  895. --A1L322 is spi_cs_esp_n~output
  896. A1L322 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  897. --spi_cs_flash_n is spi_cs_flash_n
  898. spi_cs_flash_n = BIDIR(A1L324);
  899. --A1L324 is spi_cs_flash_n~output
  900. A1L324 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  901. --esp_io0 is esp_io0
  902. esp_io0 = BIDIR(A1L152);
  903. --A1L152 is esp_io0~output
  904. A1L152 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  905. --esp_int is esp_int
  906. esp_int = BIDIR(A1L150);
  907. --A1L150 is esp_int~output
  908. A1L150 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  909. --i2c_scl is i2c_scl
  910. i2c_scl = BIDIR(A1L196);
  911. --A1L196 is i2c_scl~output
  912. A1L196 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  913. --i2c_sda is i2c_sda
  914. i2c_sda = BIDIR(A1L198);
  915. --A1L198 is i2c_sda~output
  916. A1L198 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  917. --gpio[0] is gpio[0]
  918. gpio[0] = BIDIR(A1L173);
  919. --A1L173 is gpio[0]~output
  920. A1L173 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  921. --gpio[1] is gpio[1]
  922. gpio[1] = BIDIR(A1L175);
  923. --A1L175 is gpio[1]~output
  924. A1L175 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  925. --gpio[2] is gpio[2]
  926. gpio[2] = BIDIR(A1L177);
  927. --A1L177 is gpio[2]~output
  928. A1L177 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  929. --gpio[3] is gpio[3]
  930. gpio[3] = BIDIR(A1L179);
  931. --A1L179 is gpio[3]~output
  932. A1L179 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  933. --gpio[4] is gpio[4]
  934. gpio[4] = BIDIR(A1L181);
  935. --A1L181 is gpio[4]~output
  936. A1L181 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  937. --gpio[5] is gpio[5]
  938. gpio[5] = BIDIR(A1L183);
  939. --A1L183 is gpio[5]~output
  940. A1L183 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  941. --hdmi_scl is hdmi_scl
  942. hdmi_scl = BIDIR(A1L192);
  943. --A1L192 is hdmi_scl~output
  944. A1L192 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  945. --hdmi_hpd is hdmi_hpd
  946. hdmi_hpd = BIDIR(A1L190);
  947. --A1L190 is hdmi_hpd~output
  948. A1L190 = OUTPUT_BUFFER.O(.I(VCC), , , , , , , , , , , , , , , , , );
  949. --abc_xmemfl_n is abc_xmemfl_n
  950. abc_xmemfl_n = INPUT();
  951. --F1_dram_cke is sdram:sdram|dram_cke
  952. --register power-up is low
  953. F1_dram_cke = DFFEAS(VCC, T1_wire_pll1_clk[0], rst_n, , , , , , );
  954. --F1_dram_ba[0] is sdram:sdram|dram_ba[0]
  955. --register power-up is low
  956. F1_dram_ba[0] = DFFEAS(F1L41, T1_wire_pll1_clk[0], rst_n, , , , , , );
  957. --F1_dram_ba[1] is sdram:sdram|dram_ba[1]
  958. --register power-up is low
  959. F1_dram_ba[1] = DFFEAS(F1L39, T1_wire_pll1_clk[0], rst_n, , , , , , );
  960. --F1_dram_a[2] is sdram:sdram|dram_a[2]
  961. --register power-up is low
  962. F1_dram_a[2] = DFFEAS(F1L33, T1_wire_pll1_clk[0], rst_n, , , , , , );
  963. --F1_dram_a[3] is sdram:sdram|dram_a[3]
  964. --register power-up is low
  965. F1_dram_a[3] = DFFEAS(F1L32, T1_wire_pll1_clk[0], rst_n, , , , , , );
  966. --F1_dram_a[4] is sdram:sdram|dram_a[4]
  967. --register power-up is low
  968. F1_dram_a[4] = DFFEAS(F1L31, T1_wire_pll1_clk[0], rst_n, , , , , , );
  969. --F1_dram_a[5] is sdram:sdram|dram_a[5]
  970. --register power-up is low
  971. F1_dram_a[5] = DFFEAS(F1L30, T1_wire_pll1_clk[0], rst_n, , , , , , );
  972. --F1_dram_a[6] is sdram:sdram|dram_a[6]
  973. --register power-up is low
  974. F1_dram_a[6] = DFFEAS(F1L29, T1_wire_pll1_clk[0], rst_n, , , , , , );
  975. --F1_dram_a[7] is sdram:sdram|dram_a[7]
  976. --register power-up is low
  977. F1_dram_a[7] = DFFEAS(F1L28, T1_wire_pll1_clk[0], rst_n, , , , , , );
  978. --F1_dram_a[8] is sdram:sdram|dram_a[8]
  979. --register power-up is low
  980. F1_dram_a[8] = DFFEAS(F1L27, T1_wire_pll1_clk[0], rst_n, , , , , , );
  981. --F1_dram_a[10] is sdram:sdram|dram_a[10]
  982. --register power-up is low
  983. F1_dram_a[10] = DFFEAS(F1L26, T1_wire_pll1_clk[0], rst_n, , , , , , );
  984. --F1_dram_cmd[3] is sdram:sdram|dram_cmd[3]
  985. --register power-up is low
  986. F1_dram_cmd[3] = DFFEAS(F1L15, T1_wire_pll1_clk[0], rst_n, , F1L83, , , , );
  987. --F1_dram_cmd[0] is sdram:sdram|dram_cmd[0]
  988. --register power-up is low
  989. F1_dram_cmd[0] = DFFEAS(F1L25, T1_wire_pll1_clk[0], rst_n, , , , , , );
  990. --F1_dram_cmd[1] is sdram:sdram|dram_cmd[1]
  991. --register power-up is low
  992. F1_dram_cmd[1] = DFFEAS(F1L20, T1_wire_pll1_clk[0], rst_n, , , , , , );
  993. --F1_dram_cmd[2] is sdram:sdram|dram_cmd[2]
  994. --register power-up is low
  995. F1_dram_cmd[2] = DFFEAS(F1L17, T1_wire_pll1_clk[0], rst_n, , F1L83, , , , );
  996. --rst_n is rst_n
  997. --register power-up is low
  998. rst_n = DFFEAS(A1L305, T1_wire_pll1_clk[1], !A1L25, , , , , , );
  999. --abc_a[10] is abc_a[10]
  1000. abc_a[10] = INPUT();
  1001. --F1_state.st_idle is sdram:sdram|state.st_idle
  1002. --register power-up is low
  1003. F1_state.st_idle = DFFEAS(F1L213, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1004. --abc_rrq is abc_rrq
  1005. --register power-up is low
  1006. abc_rrq = DFFEAS(A1L96, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1007. --abc_wrq is abc_wrq
  1008. --register power-up is low
  1009. abc_wrq = DFFEAS(A1L99, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1010. --F1L40 is sdram:sdram|Selector42~2
  1011. F1L40 = (F1_state.st_idle & ((abc_rrq) # (abc_wrq)));
  1012. --F1_state.st_p0_rd is sdram:sdram|state.st_p0_rd
  1013. --register power-up is low
  1014. F1_state.st_p0_rd = DFFEAS(F1L215, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1015. --F1_state.st_p0_wr is sdram:sdram|state.st_p0_wr
  1016. --register power-up is low
  1017. F1_state.st_p0_wr = DFFEAS(F1L217, T1_wire_pll1_clk[0], rst_n, , F1L218, , , , );
  1018. --F1L207 is sdram:sdram|state.st_reset~0
  1019. F1L207 = (F1_state.st_p0_rd) # (F1_state.st_p0_wr);
  1020. --abc_a[11] is abc_a[11]
  1021. abc_a[11] = INPUT();
  1022. --F1_state.st_init is sdram:sdram|state.st_init
  1023. --register power-up is low
  1024. F1_state.st_init = DFFEAS(F1L220, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1025. --F1L1 is sdram:sdram|Equal0~0
  1026. F1L1 = (F1_op_cycle[0] & (F1_op_cycle[1] & !F1_op_cycle[3]));
  1027. --F1L34 is sdram:sdram|Selector32~0
  1028. F1L34 = (F1_state.st_init & (F1L1 & (F1_op_cycle[2] & F1_op_cycle[4])));
  1029. --abc_a[12] is abc_a[12]
  1030. abc_a[12] = INPUT();
  1031. --F1L8 is sdram:sdram|Selector12~0
  1032. F1L8 = (abc_a[12] & ((abc_rrq) # (abc_wrq)));
  1033. --abc_a[1] is abc_a[1]
  1034. abc_a[1] = INPUT();
  1035. --abc_a[13] is abc_a[13]
  1036. abc_a[13] = INPUT();
  1037. --F1L7 is sdram:sdram|Selector11~0
  1038. F1L7 = (abc_a[13] & ((abc_rrq) # (abc_wrq)));
  1039. --abc_a[2] is abc_a[2]
  1040. abc_a[2] = INPUT();
  1041. --abc_a[14] is abc_a[14]
  1042. abc_a[14] = INPUT();
  1043. --abc_a[3] is abc_a[3]
  1044. abc_a[3] = INPUT();
  1045. --F1L33 is sdram:sdram|Selector30~0
  1046. F1L33 = (F1L207 & (((abc_a[3])))) # (!F1L207 & (F1L40 & (abc_a[14])));
  1047. --abc_a[15] is abc_a[15]
  1048. abc_a[15] = INPUT();
  1049. --abc_a[4] is abc_a[4]
  1050. abc_a[4] = INPUT();
  1051. --F1L32 is sdram:sdram|Selector29~0
  1052. F1L32 = (F1L207 & (((abc_a[4])))) # (!F1L207 & (F1L40 & (abc_a[15])));
  1053. --abc_a[5] is abc_a[5]
  1054. abc_a[5] = INPUT();
  1055. --abc_a[6] is abc_a[6]
  1056. abc_a[6] = INPUT();
  1057. --abc_a[7] is abc_a[7]
  1058. abc_a[7] = INPUT();
  1059. --F1L29 is sdram:sdram|Selector26~0
  1060. F1L29 = (abc_a[7] & ((F1_state.st_p0_rd) # (F1_state.st_p0_wr)));
  1061. --abc_a[8] is abc_a[8]
  1062. abc_a[8] = INPUT();
  1063. --F1L28 is sdram:sdram|Selector25~0
  1064. F1L28 = (abc_a[8] & ((F1_state.st_p0_rd) # (F1_state.st_p0_wr)));
  1065. --abc_a[9] is abc_a[9]
  1066. abc_a[9] = INPUT();
  1067. --F1L27 is sdram:sdram|Selector24~0
  1068. F1L27 = (abc_a[9] & ((F1_state.st_p0_rd) # (F1_state.st_p0_wr)));
  1069. --F1_state.st_reset is sdram:sdram|state.st_reset
  1070. --register power-up is low
  1071. F1_state.st_reset = DFFEAS(F1L222, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1072. --F1L26 is sdram:sdram|Selector22~0
  1073. F1L26 = (F1_init_ctr[15] & !F1_state.st_reset);
  1074. --abc_a[0] is abc_a[0]
  1075. abc_a[0] = INPUT();
  1076. --F1L225 is sdram:sdram|wack0_q~0
  1077. F1L225 = (F1_state.st_p0_wr & (F1L1 & (!F1_op_cycle[2] & !F1_op_cycle[4])));
  1078. --F1L43 is sdram:sdram|Selector46~0
  1079. F1L43 = (abc_a[0]) # (!F1L225);
  1080. --F1L42 is sdram:sdram|Selector45~0
  1081. F1L42 = (!F1L225) # (!abc_a[0]);
  1082. --F1L12 is sdram:sdram|Selector16~2
  1083. F1L12 = (!abc_rrq & (!abc_wrq & (!F1_rfsh_ctr[8] & !F1_rfsh_ctr[9])));
  1084. --F1L13 is sdram:sdram|Selector16~3
  1085. F1L13 = (!F1_state.st_reset & !F1_init_ctr[15]);
  1086. --F1L81 is sdram:sdram|dram_cmd[3]~0
  1087. F1L81 = (F1_state.st_init & (((!F1_op_cycle[4]) # (!F1_op_cycle[2])) # (!F1L1)));
  1088. --F1L3 is sdram:sdram|Equal1~0
  1089. F1L3 = (F1_op_cycle[0] & (F1_op_cycle[2] & (!F1_op_cycle[1] & !F1_op_cycle[4])));
  1090. --F1L2 is sdram:sdram|Equal0~1
  1091. F1L2 = (F1L1 & (!F1_op_cycle[2] & !F1_op_cycle[4]));
  1092. --F1L82 is sdram:sdram|dram_cmd[3]~1
  1093. F1L82 = (F1L81 & (!F1L2 & ((!F1L3) # (!F1_op_cycle[3]))));
  1094. --F1L9 is sdram:sdram|Selector15~0
  1095. F1L9 = (F1_state.st_rfsh) # ((F1L207 & ((F1_op_cycle[4]) # (!F1L1))));
  1096. --F1L83 is sdram:sdram|dram_cmd[3]~2
  1097. F1L83 = (!F1L82 & !F1L9);
  1098. --F1L4 is sdram:sdram|Equal3~0
  1099. F1L4 = (F1L1 & (F1_op_cycle[2] & !F1_op_cycle[4]));
  1100. --F1L21 is sdram:sdram|Selector19~0
  1101. F1L21 = (F1_state.st_p0_rd & (!F1L4 & ((F1L2) # (!F1_dram_cmd[0]))));
  1102. --F1L22 is sdram:sdram|Selector19~1
  1103. F1L22 = (F1L81 & ((F1L2) # ((F1_op_cycle[3] & F1L3))));
  1104. --F1L23 is sdram:sdram|Selector19~2
  1105. F1L23 = (F1_state.st_idle) # ((F1L13) # ((F1L21) # (F1L22)));
  1106. --F1L24 is sdram:sdram|Selector19~3
  1107. F1L24 = (F1L81) # ((F1_state.st_p0_wr & ((F1_op_cycle[4]) # (!F1L1))));
  1108. --F1L25 is sdram:sdram|Selector19~4
  1109. F1L25 = (!F1L23 & ((F1_dram_cmd[0]) # ((!F1_state.st_rfsh & !F1L24))));
  1110. --F1L18 is sdram:sdram|Selector18~0
  1111. F1L18 = (F1L207 & ((F1L4) # ((!F1_dram_cmd[1] & !F1L2))));
  1112. --F1L52 is sdram:sdram|WideOr0~0
  1113. F1L52 = (abc_rrq) # ((abc_wrq) # ((!F1_rfsh_ctr[8] & !F1_rfsh_ctr[9])));
  1114. --F1L19 is sdram:sdram|Selector18~1
  1115. F1L19 = (F1L18) # (((F1_state.st_idle & F1L52)) # (!F1_state.st_reset));
  1116. --F1L20 is sdram:sdram|Selector18~2
  1117. F1L20 = (!F1L19 & ((F1_dram_cmd[1]) # ((!F1L82 & !F1_state.st_rfsh))));
  1118. --F1L14 is sdram:sdram|Selector16~4
  1119. F1L14 = (F1_state.st_idle & F1L12);
  1120. --F1L16 is sdram:sdram|Selector17~2
  1121. F1L16 = (F1_state.st_reset & (F1L207 & (!F1_state.st_init & !F1L4)));
  1122. --led_ctr[0] is led_ctr[0]
  1123. --register power-up is low
  1124. led_ctr[0] = DFFEAS(A1L205, T1_wire_pll1_clk[1], rst_n, , , , , , );
  1125. --Q2_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg[0]
  1126. --register power-up is low
  1127. Q2_shift_reg[0] = DFFEAS(Q2L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1128. --Q1_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg[0]
  1129. --register power-up is low
  1130. Q1_shift_reg[0] = DFFEAS(Q1L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1131. --Q4_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg[0]
  1132. --register power-up is low
  1133. Q4_shift_reg[0] = DFFEAS(Q4L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1134. --Q3_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg[0]
  1135. --register power-up is low
  1136. Q3_shift_reg[0] = DFFEAS(Q3L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1137. --Q6_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg[0]
  1138. --register power-up is low
  1139. Q6_shift_reg[0] = DFFEAS(Q6L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1140. --Q5_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg[0]
  1141. --register power-up is low
  1142. Q5_shift_reg[0] = DFFEAS(Q5L7, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1143. --N2_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[0]
  1144. --register power-up is low
  1145. N2_shift_reg[0] = DFFEAS(N2L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1146. --N1_shift_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[0]
  1147. --register power-up is low
  1148. N1_shift_reg[0] = DFFEAS(N1L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1149. --clock_48 is clock_48
  1150. clock_48 = INPUT();
  1151. --rst_ctr[11] is rst_ctr[11]
  1152. --register power-up is low
  1153. rst_ctr[11] = DFFEAS(A1L21, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1154. --rst_ctr[10] is rst_ctr[10]
  1155. --register power-up is low
  1156. rst_ctr[10] = DFFEAS(A1L19, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1157. --rst_ctr[9] is rst_ctr[9]
  1158. --register power-up is low
  1159. rst_ctr[9] = DFFEAS(A1L17, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1160. --rst_ctr[8] is rst_ctr[8]
  1161. --register power-up is low
  1162. rst_ctr[8] = DFFEAS(A1L15, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1163. --rst_ctr[7] is rst_ctr[7]
  1164. --register power-up is low
  1165. rst_ctr[7] = DFFEAS(A1L13, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1166. --rst_ctr[6] is rst_ctr[6]
  1167. --register power-up is low
  1168. rst_ctr[6] = DFFEAS(A1L11, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1169. --rst_ctr[5] is rst_ctr[5]
  1170. --register power-up is low
  1171. rst_ctr[5] = DFFEAS(A1L9, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1172. --rst_ctr[4] is rst_ctr[4]
  1173. --register power-up is low
  1174. rst_ctr[4] = DFFEAS(A1L7, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1175. --rst_ctr[3] is rst_ctr[3]
  1176. --register power-up is low
  1177. rst_ctr[3] = DFFEAS(A1L5, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1178. --rst_ctr[2] is rst_ctr[2]
  1179. --register power-up is low
  1180. rst_ctr[2] = DFFEAS(A1L3, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1181. --rst_ctr[0] is rst_ctr[0]
  1182. --register power-up is low
  1183. rst_ctr[0] = DFFEAS(A1L292, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1184. --rst_ctr[1] is rst_ctr[1]
  1185. --register power-up is low
  1186. rst_ctr[1] = DFFEAS(A1L1, T1_wire_pll1_clk[1], !A1L25, , !rst_n, , , , );
  1187. --A1L305 is rst_n~0
  1188. A1L305 = (rst_n) # (A1L23);
  1189. --J1_pll_lock_sync is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|pll_lock_sync
  1190. --register power-up is low
  1191. J1_pll_lock_sync = DFFEAS(VCC, J1_wire_lvds_tx_pll_locked, T1_wire_pll1_locked, , , , , , );
  1192. --A1L25 is WideAnd0~0
  1193. A1L25 = ((!J1_pll_lock_sync) # (!J1_wire_lvds_tx_pll_locked)) # (!T1_wire_pll1_locked);
  1194. --F1L208 is sdram:sdram|state.st_reset~1
  1195. F1L208 = (F1_state.st_reset & (!F1_state.st_rfsh & (!F1_state.st_idle & !F1_state.st_init)));
  1196. --F1L209 is sdram:sdram|state.st_reset~2
  1197. F1L209 = (F1_state.st_reset & ((F1_state.st_rfsh & ((F1_state.st_idle) # (F1_state.st_init))) # (!F1_state.st_rfsh & (F1_state.st_idle & F1_state.st_init)))) # (!F1_state.st_reset & ((F1_state.st_rfsh) # ((F1_state.st_idle) # (F1_state.st_init))));
  1198. --F1L210 is sdram:sdram|state.st_reset~3
  1199. F1L210 = (F1_state.st_p0_rd & (!F1_state.st_p0_wr & (F1L208 & !F1L209))) # (!F1_state.st_p0_rd & ((F1_state.st_p0_wr & (F1L208 & !F1L209)) # (!F1_state.st_p0_wr & (F1L208 $ (!F1L209)))));
  1200. --F1L35 is sdram:sdram|Selector40~0
  1201. F1L35 = (F1_state.st_idle) # (!F1_state.st_reset);
  1202. --F1L36 is sdram:sdram|Selector40~1
  1203. F1L36 = (F1_state.st_init & (F1_op_cycle[3] & F1_op_cycle[4]));
  1204. --F1L37 is sdram:sdram|Selector40~2
  1205. F1L37 = (!F1_state.st_init & ((F1_state.st_p0_rd) # ((F1_state.st_p0_wr) # (F1_state.st_rfsh))));
  1206. --F1L5 is sdram:sdram|LessThan1~0
  1207. F1L5 = ((!F1_op_cycle[0] & (!F1_op_cycle[1] & !F1_op_cycle[2]))) # (!F1_op_cycle[3]);
  1208. --F1L6 is sdram:sdram|LessThan1~1
  1209. F1L6 = (F1L5 & !F1_op_cycle[4]);
  1210. --F1L38 is sdram:sdram|Selector40~3
  1211. F1L38 = (!F1L35 & ((F1L36) # ((F1L37 & !F1L6))));
  1212. --F1L212 is sdram:sdram|state~23
  1213. F1L212 = (!F1_state.st_idle & ((F1_state.st_reset) # (!F1_init_ctr[15])));
  1214. --F1L213 is sdram:sdram|state~24
  1215. F1L213 = (F1L210 & ((F1L14) # ((F1L38 & F1L212))));
  1216. --abc_xmemrd_q is abc_xmemrd_q
  1217. --register power-up is low
  1218. abc_xmemrd_q = DFFEAS(A1L109, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1219. --abc_xmem_done is abc_xmem_done
  1220. --register power-up is low
  1221. abc_xmem_done = DFFEAS(A1L105, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1222. --F1_rack0_q[0] is sdram:sdram|rack0_q[0]
  1223. --register power-up is low
  1224. F1_rack0_q[0] = DFFEAS(F1L162, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1225. --A1L96 is abc_rrq~0
  1226. A1L96 = (abc_xmemrd_q & (!abc_xmem_done & !F1_rack0_q[0]));
  1227. --abc_xmemwr_q is abc_xmemwr_q
  1228. --register power-up is low
  1229. abc_xmemwr_q = DFFEAS(A1L113, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1230. --F1_wack0_q[0] is sdram:sdram|wack0_q[0]
  1231. --register power-up is low
  1232. F1_wack0_q[0] = DFFEAS(F1L225, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1233. --A1L99 is abc_wrq~0
  1234. A1L99 = (abc_xmemwr_q & (!abc_xmem_done & !F1_wack0_q[0]));
  1235. --F1L214 is sdram:sdram|state~25
  1236. F1L214 = (abc_rrq & (F1_state.st_idle & !abc_wrq));
  1237. --F1L215 is sdram:sdram|state~26
  1238. F1L215 = (F1L210 & ((F1L214) # ((F1_state.st_p0_rd & F1L6))));
  1239. --F1L216 is sdram:sdram|state~27
  1240. F1L216 = (abc_wrq & (F1_state.st_idle & (F1_state.st_reset & !F1_state.st_rfsh)));
  1241. --F1L217 is sdram:sdram|state~28
  1242. F1L217 = (!F1L207 & (F1L216 & (F1_state.st_idle $ (F1_state.st_init))));
  1243. --F1L218 is sdram:sdram|state~29
  1244. F1L218 = (F1L38) # ((!F1L212) # (!F1L210));
  1245. --F1L219 is sdram:sdram|state~30
  1246. F1L219 = (F1_state.st_init & (((F1L35) # (!F1_op_cycle[4])) # (!F1_op_cycle[3])));
  1247. --F1L220 is sdram:sdram|state~31
  1248. F1L220 = (F1L210 & (!F1_state.st_idle & ((F1L26) # (F1L219))));
  1249. --F1_init_ctr[10] is sdram:sdram|init_ctr[10]
  1250. --register power-up is low
  1251. F1_init_ctr[10] = DFFEAS(F1L128, T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  1252. --F1_init_ctr[9] is sdram:sdram|init_ctr[9]
  1253. --register power-up is low
  1254. F1_init_ctr[9] = DFFEAS(F1_rfsh_ctr[9], T1_wire_pll1_clk[0], rst_n, , F1L53, , , , );
  1255. --F1L53 is sdram:sdram|always0~0
  1256. F1L53 = F1_rfsh_ctr[9] $ (F1_init_ctr[9]);
  1257. --F1_dram_cmd[4] is sdram:sdram|dram_cmd[4]
  1258. --register power-up is low
  1259. F1_dram_cmd[4] = DFFEAS(F1L11, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1260. --F1L221 is sdram:sdram|state~32
  1261. F1L221 = (F1L210 & !F1L52);
  1262. --J1_tx_reg[8] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[8]
  1263. --register power-up is low
  1264. J1_tx_reg[8] = DFFEAS(J1L79, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1265. --Q2_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg[1]
  1266. --register power-up is low
  1267. Q2_shift_reg[1] = DFFEAS(Q2L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1268. --J1_dffe11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11
  1269. --register power-up is low
  1270. J1_dffe11 = DFFEAS(J1L30, J1_fast_clock, , , , , , , );
  1271. --Q2L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~0
  1272. Q2L7 = (J1_dffe11 & (J1_tx_reg[8])) # (!J1_dffe11 & ((Q2_shift_reg[1])));
  1273. --J1_tx_reg[9] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[9]
  1274. --register power-up is low
  1275. J1_tx_reg[9] = DFFEAS(B1_qreg[6], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1276. --Q1_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg[1]
  1277. --register power-up is low
  1278. Q1_shift_reg[1] = DFFEAS(Q1L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1279. --Q1L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~0
  1280. Q1L7 = (J1_dffe11 & (J1_tx_reg[9])) # (!J1_dffe11 & ((Q1_shift_reg[1])));
  1281. --J1_tx_reg[18] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[18]
  1282. --register power-up is low
  1283. J1_tx_reg[18] = DFFEAS(J1L93, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1284. --Q4_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg[1]
  1285. --register power-up is low
  1286. Q4_shift_reg[1] = DFFEAS(Q4L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1287. --Q4L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~0
  1288. Q4L7 = (J1_dffe11 & (J1_tx_reg[18])) # (!J1_dffe11 & ((Q4_shift_reg[1])));
  1289. --J1_tx_reg[19] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[19]
  1290. --register power-up is low
  1291. J1_tx_reg[19] = DFFEAS(J1L95, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1292. --Q3_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg[1]
  1293. --register power-up is low
  1294. Q3_shift_reg[1] = DFFEAS(Q3L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1295. --Q3L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~0
  1296. Q3L7 = (J1_dffe11 & (J1_tx_reg[19])) # (!J1_dffe11 & ((Q3_shift_reg[1])));
  1297. --J1_tx_reg[28] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[28]
  1298. --register power-up is low
  1299. J1_tx_reg[28] = DFFEAS(B2_qreg[0], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1300. --Q6_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg[1]
  1301. --register power-up is low
  1302. Q6_shift_reg[1] = DFFEAS(Q6L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1303. --Q6L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~0
  1304. Q6L7 = (J1_dffe11 & (J1_tx_reg[28])) # (!J1_dffe11 & ((Q6_shift_reg[1])));
  1305. --J1_tx_reg[29] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[29]
  1306. --register power-up is low
  1307. J1_tx_reg[29] = DFFEAS(B3_qreg[0], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1308. --Q5_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg[1]
  1309. --register power-up is low
  1310. Q5_shift_reg[1] = DFFEAS(Q5L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1311. --Q5L7 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~0
  1312. Q5L7 = (J1_dffe11 & (J1_tx_reg[29])) # (!J1_dffe11 & ((Q5_shift_reg[1])));
  1313. --J1_dffe22 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe22
  1314. --register power-up is low
  1315. J1_dffe22 = DFFEAS(J1L45, J1_fast_clock, , , , , , , );
  1316. --N2_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[1]
  1317. --register power-up is low
  1318. N2_shift_reg[1] = DFFEAS(N2L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1319. --N2L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~0
  1320. N2L8 = (J1_dffe22) # (N2_shift_reg[1]);
  1321. --N1_shift_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[1]
  1322. --register power-up is low
  1323. N1_shift_reg[1] = DFFEAS(N1L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1324. --N1L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~0
  1325. N1L9 = (J1_dffe22) # (N1_shift_reg[1]);
  1326. --abc_do[0] is abc_do[0]
  1327. --register power-up is low
  1328. abc_do[0] = DFFEAS(F1L163, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1329. --abc_do[1] is abc_do[1]
  1330. --register power-up is low
  1331. abc_do[1] = DFFEAS(F1L164, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1332. --abc_do[2] is abc_do[2]
  1333. --register power-up is low
  1334. abc_do[2] = DFFEAS(F1L165, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1335. --abc_do[3] is abc_do[3]
  1336. --register power-up is low
  1337. abc_do[3] = DFFEAS(F1L166, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1338. --abc_do[4] is abc_do[4]
  1339. --register power-up is low
  1340. abc_do[4] = DFFEAS(F1L167, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1341. --abc_do[5] is abc_do[5]
  1342. --register power-up is low
  1343. abc_do[5] = DFFEAS(F1L168, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1344. --abc_do[6] is abc_do[6]
  1345. --register power-up is low
  1346. abc_do[6] = DFFEAS(F1L169, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1347. --abc_do[7] is abc_do[7]
  1348. --register power-up is low
  1349. abc_do[7] = DFFEAS(F1L170, T1_wire_pll1_clk[0], , , A1L67, , , , );
  1350. --F1_dram_d[0] is sdram:sdram|dram_d[0]
  1351. --register power-up is low
  1352. F1_dram_d[0] = DFFEAS(F1L51, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1353. --F1_dram_d_en is sdram:sdram|dram_d_en
  1354. --register power-up is low
  1355. F1_dram_d_en = DFFEAS(F1_state.st_p0_rd, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1356. --F1_dram_d[1] is sdram:sdram|dram_d[1]
  1357. --register power-up is low
  1358. F1_dram_d[1] = DFFEAS(F1L50, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1359. --F1_dram_d[2] is sdram:sdram|dram_d[2]
  1360. --register power-up is low
  1361. F1_dram_d[2] = DFFEAS(F1L49, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1362. --F1_dram_d[3] is sdram:sdram|dram_d[3]
  1363. --register power-up is low
  1364. F1_dram_d[3] = DFFEAS(F1L48, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1365. --F1_dram_d[4] is sdram:sdram|dram_d[4]
  1366. --register power-up is low
  1367. F1_dram_d[4] = DFFEAS(F1L47, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1368. --F1_dram_d[5] is sdram:sdram|dram_d[5]
  1369. --register power-up is low
  1370. F1_dram_d[5] = DFFEAS(F1L46, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1371. --F1_dram_d[6] is sdram:sdram|dram_d[6]
  1372. --register power-up is low
  1373. F1_dram_d[6] = DFFEAS(F1L45, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1374. --F1_dram_d[7] is sdram:sdram|dram_d[7]
  1375. --register power-up is low
  1376. F1_dram_d[7] = DFFEAS(F1L44, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1377. --F1_dram_d[8] is sdram:sdram|dram_d[8]
  1378. --register power-up is low
  1379. F1_dram_d[8] = DFFEAS(F1L51, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1380. --F1_dram_d[9] is sdram:sdram|dram_d[9]
  1381. --register power-up is low
  1382. F1_dram_d[9] = DFFEAS(F1L50, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1383. --F1_dram_d[10] is sdram:sdram|dram_d[10]
  1384. --register power-up is low
  1385. F1_dram_d[10] = DFFEAS(F1L49, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1386. --F1_dram_d[11] is sdram:sdram|dram_d[11]
  1387. --register power-up is low
  1388. F1_dram_d[11] = DFFEAS(F1L48, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1389. --F1_dram_d[12] is sdram:sdram|dram_d[12]
  1390. --register power-up is low
  1391. F1_dram_d[12] = DFFEAS(F1L47, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1392. --F1_dram_d[13] is sdram:sdram|dram_d[13]
  1393. --register power-up is low
  1394. F1_dram_d[13] = DFFEAS(F1L46, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1395. --F1_dram_d[14] is sdram:sdram|dram_d[14]
  1396. --register power-up is low
  1397. F1_dram_d[14] = DFFEAS(F1L45, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1398. --F1_dram_d[15] is sdram:sdram|dram_d[15]
  1399. --register power-up is low
  1400. F1_dram_d[15] = DFFEAS(F1L44, T1_wire_pll1_clk[0], rst_n, , , , , , );
  1401. --A1L104 is abc_xmem_done~0
  1402. A1L104 = (abc_xmemrd_q & ((abc_xmem_done) # (F1_rack0_q[0])));
  1403. --A1L105 is abc_xmem_done~1
  1404. A1L105 = (A1L104) # ((abc_xmemwr_q & ((abc_xmem_done) # (F1_wack0_q[0]))));
  1405. --F1L162 is sdram:sdram|rack0_q~0
  1406. F1L162 = (F1_state.st_p0_rd & (F1L1 & (F1_op_cycle[2] & !F1_op_cycle[4])));
  1407. --abc_xmemw800_n is abc_xmemw800_n
  1408. abc_xmemw800_n = INPUT();
  1409. --abc_xmemw80_n is abc_xmemw80_n
  1410. abc_xmemw80_n = INPUT();
  1411. --abc_xinpstb_n is abc_xinpstb_n
  1412. abc_xinpstb_n = INPUT();
  1413. --abc_xoutpstb_n is abc_xoutpstb_n
  1414. abc_xoutpstb_n = INPUT();
  1415. --A1L113 is abc_xmemwr~0
  1416. A1L113 = (abc_xinpstb_n & (!abc_xmemw800_n)) # (!abc_xinpstb_n & ((abc_xoutpstb_n & (!abc_xmemw800_n)) # (!abc_xoutpstb_n & ((!abc_xmemw80_n)))));
  1417. --F1L10 is sdram:sdram|Selector15~1
  1418. F1L10 = (F1L81 & (((F1L22) # (F1_dram_cmd[4])))) # (!F1L81 & (F1L9 & ((F1L22) # (F1_dram_cmd[4]))));
  1419. --F1L11 is sdram:sdram|Selector15~2
  1420. F1L11 = (F1L10) # ((F1_state.st_idle & !F1L52));
  1421. --B3_qreg[7] is tmdsenc:hdmitmds[2].enc|qreg[7]
  1422. --register power-up is low
  1423. B3_qreg[7] = DFFEAS(B3L58, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1424. --J1_tx_reg[6] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[6]
  1425. --register power-up is low
  1426. J1_tx_reg[6] = DFFEAS(J1L75, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1427. --Q2_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg[2]
  1428. --register power-up is low
  1429. Q2_shift_reg[2] = DFFEAS(Q2L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1430. --Q2L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~1
  1431. Q2L8 = (J1_dffe11 & (J1_tx_reg[6])) # (!J1_dffe11 & ((Q2_shift_reg[2])));
  1432. --J1_dffe7a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe7a[2]
  1433. --register power-up is low
  1434. J1_dffe7a[2] = DFFEAS(J1_dffe5a[2], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1435. --J1_dffe3a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe3a[0]
  1436. --register power-up is low
  1437. J1_dffe3a[0] = DFFEAS(L2_counter_reg_bit[0], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1438. --J1_dffe7a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe7a[0]
  1439. --register power-up is low
  1440. J1_dffe7a[0] = DFFEAS(J1_dffe5a[0], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1441. --J1_dffe3a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe3a[2]
  1442. --register power-up is low
  1443. J1_dffe3a[2] = DFFEAS(L2_counter_reg_bit[2], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1444. --J1L26 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~0
  1445. J1L26 = (J1_dffe7a[2] & (J1_dffe3a[2] & (J1_dffe3a[0] $ (!J1_dffe7a[0])))) # (!J1_dffe7a[2] & (!J1_dffe3a[2] & (J1_dffe3a[0] $ (!J1_dffe7a[0]))));
  1446. --J1_dffe8a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe8a[2]
  1447. --register power-up is low
  1448. J1_dffe8a[2] = DFFEAS(J1_dffe6a[2], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1449. --J1_dffe8a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe8a[0]
  1450. --register power-up is low
  1451. J1_dffe8a[0] = DFFEAS(J1_dffe6a[0], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1452. --J1_dffe4a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe4a[0]
  1453. --register power-up is low
  1454. J1_dffe4a[0] = DFFEAS(L2_counter_reg_bit[0], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1455. --J1_dffe4a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe4a[2]
  1456. --register power-up is low
  1457. J1_dffe4a[2] = DFFEAS(L2_counter_reg_bit[2], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1458. --J1L27 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~1
  1459. J1L27 = (J1_dffe8a[2] & (J1_dffe4a[2] & (J1_dffe8a[0] $ (!J1_dffe4a[0])))) # (!J1_dffe8a[2] & (!J1_dffe4a[2] & (J1_dffe8a[0] $ (!J1_dffe4a[0]))));
  1460. --J1_dffe8a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe8a[1]
  1461. --register power-up is low
  1462. J1_dffe8a[1] = DFFEAS(J1_dffe6a[1], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1463. --J1_dffe4a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe4a[1]
  1464. --register power-up is low
  1465. J1_dffe4a[1] = DFFEAS(L2_counter_reg_bit[1], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1466. --J1_sync_dffe12a is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe12a
  1467. --register power-up is low
  1468. J1_sync_dffe12a = DFFEAS(J1L62, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1469. --J1L28 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~2
  1470. J1L28 = (!J1_sync_dffe12a & (J1_dffe8a[1] $ (!J1_dffe4a[1])));
  1471. --J1_dffe7a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe7a[1]
  1472. --register power-up is low
  1473. J1_dffe7a[1] = DFFEAS(J1_dffe5a[1], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1474. --J1_dffe3a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe3a[1]
  1475. --register power-up is low
  1476. J1_dffe3a[1] = DFFEAS(L2_counter_reg_bit[1], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1477. --J1L29 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~3
  1478. J1L29 = (J1_sync_dffe12a & (J1_dffe7a[1] $ (!J1_dffe3a[1])));
  1479. --J1L30 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe11~4
  1480. J1L30 = (J1L26 & ((J1L29) # ((J1L27 & J1L28)))) # (!J1L26 & (J1L27 & (J1L28)));
  1481. --J1_tx_reg[7] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[7]
  1482. --register power-up is low
  1483. J1_tx_reg[7] = DFFEAS(J1L77, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1484. --Q1_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg[2]
  1485. --register power-up is low
  1486. Q1_shift_reg[2] = DFFEAS(Q1L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1487. --Q1L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~1
  1488. Q1L8 = (J1_dffe11 & (J1_tx_reg[7])) # (!J1_dffe11 & ((Q1_shift_reg[2])));
  1489. --B1_qreg[3] is tmdsenc:hdmitmds[0].enc|qreg[3]
  1490. --register power-up is low
  1491. B1_qreg[3] = DFFEAS(B1L59, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1492. --J1_tx_reg[16] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[16]
  1493. --register power-up is low
  1494. J1_tx_reg[16] = DFFEAS(B2_qreg[4], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1495. --Q4_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg[2]
  1496. --register power-up is low
  1497. Q4_shift_reg[2] = DFFEAS(Q4L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1498. --Q4L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~1
  1499. Q4L8 = (J1_dffe11 & (J1_tx_reg[16])) # (!J1_dffe11 & ((Q4_shift_reg[2])));
  1500. --B2_qreg[3] is tmdsenc:hdmitmds[1].enc|qreg[3]
  1501. --register power-up is low
  1502. B2_qreg[3] = DFFEAS(B2L58, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1503. --J1_tx_reg[17] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[17]
  1504. --register power-up is low
  1505. J1_tx_reg[17] = DFFEAS(B3_qreg[4], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1506. --Q3_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg[2]
  1507. --register power-up is low
  1508. Q3_shift_reg[2] = DFFEAS(Q3L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1509. --Q3L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~1
  1510. Q3L8 = (J1_dffe11 & (J1_tx_reg[17])) # (!J1_dffe11 & ((Q3_shift_reg[2])));
  1511. --J1_tx_reg[26] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[26]
  1512. --register power-up is low
  1513. J1_tx_reg[26] = DFFEAS(B3_qreg[1], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1514. --Q6_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg[2]
  1515. --register power-up is low
  1516. Q6_shift_reg[2] = DFFEAS(Q6L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1517. --Q6L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~1
  1518. Q6L8 = (J1_dffe11 & (J1_tx_reg[26])) # (!J1_dffe11 & ((Q6_shift_reg[2])));
  1519. --J1_tx_reg[27] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[27]
  1520. --register power-up is low
  1521. J1_tx_reg[27] = DFFEAS(B1_qreg[0], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1522. --Q5_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg[2]
  1523. --register power-up is low
  1524. Q5_shift_reg[2] = DFFEAS(Q5L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1525. --Q5L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~1
  1526. Q5L8 = (J1_dffe11 & (J1_tx_reg[27])) # (!J1_dffe11 & ((Q5_shift_reg[2])));
  1527. --J1_dffe18a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe18a[2]
  1528. --register power-up is low
  1529. J1_dffe18a[2] = DFFEAS(J1_dffe16a[2], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1530. --J1_dffe14a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe14a[0]
  1531. --register power-up is low
  1532. J1_dffe14a[0] = DFFEAS(L1_counter_reg_bit[0], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1533. --J1_dffe18a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe18a[0]
  1534. --register power-up is low
  1535. J1_dffe18a[0] = DFFEAS(J1_dffe16a[0], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1536. --J1_dffe14a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe14a[2]
  1537. --register power-up is low
  1538. J1_dffe14a[2] = DFFEAS(L1_counter_reg_bit[2], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1539. --J1L44 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe22~0
  1540. J1L44 = (J1_dffe18a[2] & (J1_dffe14a[2] & (J1_dffe14a[0] $ (!J1_dffe18a[0])))) # (!J1_dffe18a[2] & (!J1_dffe14a[2] & (J1_dffe14a[0] $ (!J1_dffe18a[0]))));
  1541. --J1_dffe18a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe18a[1]
  1542. --register power-up is low
  1543. J1_dffe18a[1] = DFFEAS(J1_dffe16a[1], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1544. --J1_dffe14a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe14a[1]
  1545. --register power-up is low
  1546. J1_dffe14a[1] = DFFEAS(L1_counter_reg_bit[1], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1547. --J1L45 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe22~1
  1548. J1L45 = (J1_sync_dffe12a & (J1L44 & (J1_dffe18a[1] $ (!J1_dffe14a[1]))));
  1549. --N2_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[2]
  1550. --register power-up is low
  1551. N2_shift_reg[2] = DFFEAS(N2L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1552. --N2L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~1
  1553. N2L9 = (J1_dffe22) # (N2_shift_reg[2]);
  1554. --N1_shift_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[2]
  1555. --register power-up is low
  1556. N1_shift_reg[2] = DFFEAS(N1L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1557. --N1L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~1
  1558. N1L10 = (J1_dffe22) # (N1_shift_reg[2]);
  1559. --F1_dram_q[8] is sdram:sdram|dram_q[8]
  1560. --register power-up is low
  1561. F1_dram_q[8] = DFFEAS(sr_dq[8], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1562. --F1_dram_q[0] is sdram:sdram|dram_q[0]
  1563. --register power-up is low
  1564. F1_dram_q[0] = DFFEAS(sr_dq[0], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1565. --F1L163 is sdram:sdram|rd0[0]~0
  1566. F1L163 = (abc_a[0] & (F1_dram_q[8])) # (!abc_a[0] & ((F1_dram_q[0])));
  1567. --A1L67 is abc_do[0]~0
  1568. A1L67 = (rst_n & F1_rack0_q[0]);
  1569. --F1_dram_q[9] is sdram:sdram|dram_q[9]
  1570. --register power-up is low
  1571. F1_dram_q[9] = DFFEAS(sr_dq[9], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1572. --F1_dram_q[1] is sdram:sdram|dram_q[1]
  1573. --register power-up is low
  1574. F1_dram_q[1] = DFFEAS(sr_dq[1], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1575. --F1L164 is sdram:sdram|rd0[1]~1
  1576. F1L164 = (abc_a[0] & (F1_dram_q[9])) # (!abc_a[0] & ((F1_dram_q[1])));
  1577. --F1_dram_q[10] is sdram:sdram|dram_q[10]
  1578. --register power-up is low
  1579. F1_dram_q[10] = DFFEAS(sr_dq[10], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1580. --F1_dram_q[2] is sdram:sdram|dram_q[2]
  1581. --register power-up is low
  1582. F1_dram_q[2] = DFFEAS(sr_dq[2], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1583. --F1L165 is sdram:sdram|rd0[2]~2
  1584. F1L165 = (abc_a[0] & (F1_dram_q[10])) # (!abc_a[0] & ((F1_dram_q[2])));
  1585. --F1_dram_q[11] is sdram:sdram|dram_q[11]
  1586. --register power-up is low
  1587. F1_dram_q[11] = DFFEAS(sr_dq[11], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1588. --F1_dram_q[3] is sdram:sdram|dram_q[3]
  1589. --register power-up is low
  1590. F1_dram_q[3] = DFFEAS(sr_dq[3], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1591. --F1L166 is sdram:sdram|rd0[3]~3
  1592. F1L166 = (abc_a[0] & (F1_dram_q[11])) # (!abc_a[0] & ((F1_dram_q[3])));
  1593. --F1_dram_q[12] is sdram:sdram|dram_q[12]
  1594. --register power-up is low
  1595. F1_dram_q[12] = DFFEAS(sr_dq[12], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1596. --F1_dram_q[4] is sdram:sdram|dram_q[4]
  1597. --register power-up is low
  1598. F1_dram_q[4] = DFFEAS(sr_dq[4], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1599. --F1L167 is sdram:sdram|rd0[4]~4
  1600. F1L167 = (abc_a[0] & (F1_dram_q[12])) # (!abc_a[0] & ((F1_dram_q[4])));
  1601. --F1_dram_q[13] is sdram:sdram|dram_q[13]
  1602. --register power-up is low
  1603. F1_dram_q[13] = DFFEAS(sr_dq[13], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1604. --F1_dram_q[5] is sdram:sdram|dram_q[5]
  1605. --register power-up is low
  1606. F1_dram_q[5] = DFFEAS(sr_dq[5], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1607. --F1L168 is sdram:sdram|rd0[5]~5
  1608. F1L168 = (abc_a[0] & (F1_dram_q[13])) # (!abc_a[0] & ((F1_dram_q[5])));
  1609. --F1_dram_q[14] is sdram:sdram|dram_q[14]
  1610. --register power-up is low
  1611. F1_dram_q[14] = DFFEAS(sr_dq[14], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1612. --F1_dram_q[6] is sdram:sdram|dram_q[6]
  1613. --register power-up is low
  1614. F1_dram_q[6] = DFFEAS(sr_dq[6], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1615. --F1L169 is sdram:sdram|rd0[6]~6
  1616. F1L169 = (abc_a[0] & (F1_dram_q[14])) # (!abc_a[0] & ((F1_dram_q[6])));
  1617. --F1_dram_q[15] is sdram:sdram|dram_q[15]
  1618. --register power-up is low
  1619. F1_dram_q[15] = DFFEAS(sr_dq[15], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1620. --F1_dram_q[7] is sdram:sdram|dram_q[7]
  1621. --register power-up is low
  1622. F1_dram_q[7] = DFFEAS(sr_dq[7], T1_wire_pll1_clk[0], , , F1L109, , , , );
  1623. --F1L170 is sdram:sdram|rd0[7]~7
  1624. F1L170 = (abc_a[0] & (F1_dram_q[15])) # (!abc_a[0] & ((F1_dram_q[7])));
  1625. --F1L51 is sdram:sdram|Selector78~0
  1626. F1L51 = (abc_d[0] & F1_state.st_p0_wr);
  1627. --F1L50 is sdram:sdram|Selector77~0
  1628. F1L50 = (abc_d[1] & F1_state.st_p0_wr);
  1629. --F1L49 is sdram:sdram|Selector76~0
  1630. F1L49 = (abc_d[2] & F1_state.st_p0_wr);
  1631. --F1L48 is sdram:sdram|Selector75~0
  1632. F1L48 = (abc_d[3] & F1_state.st_p0_wr);
  1633. --F1L47 is sdram:sdram|Selector74~0
  1634. F1L47 = (abc_d[4] & F1_state.st_p0_wr);
  1635. --F1L46 is sdram:sdram|Selector73~0
  1636. F1L46 = (abc_d[5] & F1_state.st_p0_wr);
  1637. --F1L45 is sdram:sdram|Selector72~0
  1638. F1L45 = (abc_d[6] & F1_state.st_p0_wr);
  1639. --F1L44 is sdram:sdram|Selector71~0
  1640. F1L44 = (abc_d[7] & F1_state.st_p0_wr);
  1641. --B1_denreg is tmdsenc:hdmitmds[0].enc|denreg
  1642. --register power-up is low
  1643. B1_denreg = DFFEAS(VCC, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1644. --dummydata[0] is dummydata[0]
  1645. --register power-up is low
  1646. dummydata[0] = DFFEAS(dummydata[23], T1_wire_pll1_clk[2], , , , , , , );
  1647. --dummydata[23] is dummydata[23]
  1648. --register power-up is low
  1649. dummydata[23] = DFFEAS(dummydata[22], T1_wire_pll1_clk[2], , , , , , , );
  1650. --dummydata[21] is dummydata[21]
  1651. --register power-up is low
  1652. dummydata[21] = DFFEAS(dummydata[20], T1_wire_pll1_clk[2], , , , , , , );
  1653. --dummydata[22] is dummydata[22]
  1654. --register power-up is low
  1655. dummydata[22] = DFFEAS(A1L147, T1_wire_pll1_clk[2], , , , , , , );
  1656. --dummydata[19] is dummydata[19]
  1657. --register power-up is low
  1658. dummydata[19] = DFFEAS(A1L142, T1_wire_pll1_clk[2], , , , , , , );
  1659. --dummydata[20] is dummydata[20]
  1660. --register power-up is low
  1661. dummydata[20] = DFFEAS(A1L144, T1_wire_pll1_clk[2], , , , , , , );
  1662. --dummydata[17] is dummydata[17]
  1663. --register power-up is low
  1664. dummydata[17] = DFFEAS(dummydata[16], T1_wire_pll1_clk[2], , , , , , , );
  1665. --dummydata[18] is dummydata[18]
  1666. --register power-up is low
  1667. dummydata[18] = DFFEAS(dummydata[17], T1_wire_pll1_clk[2], , , , , , , );
  1668. --B3L4 is tmdsenc:hdmitmds[2].enc|Add4~2
  1669. B3L4 = dummydata[19] $ (dummydata[20] $ (dummydata[17] $ (!dummydata[18])));
  1670. --B3L5 is tmdsenc:hdmitmds[2].enc|Add4~3
  1671. B3L5 = dummydata[23] $ (dummydata[21] $ (dummydata[22] $ (B3L4)));
  1672. --B3L27 is tmdsenc:hdmitmds[2].enc|Equal0~0
  1673. B3L27 = (!B3_disparity[3] & (!B3_disparity[0] & (!B3_disparity[1] & !B3_disparity[2])));
  1674. --B3L10 is tmdsenc:hdmitmds[2].enc|Add5~0
  1675. B3L10 = (dummydata[19] & ((dummydata[20] & ((dummydata[17]) # (dummydata[18]))) # (!dummydata[20] & (dummydata[17] & dummydata[18])))) # (!dummydata[19] & ((dummydata[20] & ((!dummydata[18]) # (!dummydata[17]))) # (!dummydata[20] & ((dummydata[17]) # (dummydata[18])))));
  1676. --B3L1 is tmdsenc:hdmitmds[2].enc|Add2~0
  1677. B3L1 = dummydata[0] $ (dummydata[23] $ (dummydata[21] $ (!dummydata[22])));
  1678. --B3L6 is tmdsenc:hdmitmds[2].enc|Add4~4
  1679. B3L6 = dummydata[17] $ (dummydata[18]);
  1680. --B3L12 is tmdsenc:hdmitmds[2].enc|Add6~0
  1681. B3L12 = (B3L1 & (dummydata[19] $ (dummydata[20] $ (!B3L6))));
  1682. --B3L2 is tmdsenc:hdmitmds[2].enc|Add2~1
  1683. B3L2 = (dummydata[21] & ((dummydata[0] & ((!dummydata[22]) # (!dummydata[23]))) # (!dummydata[0] & ((dummydata[23]) # (dummydata[22]))))) # (!dummydata[21] & ((dummydata[0] & (!dummydata[23] & !dummydata[22])) # (!dummydata[0] & ((!dummydata[22]) # (!dummydata[23])))));
  1684. --B3L11 is tmdsenc:hdmitmds[2].enc|Add5~1
  1685. B3L11 = (dummydata[20] & (dummydata[17] & (dummydata[18] & !dummydata[19])));
  1686. --B3L3 is tmdsenc:hdmitmds[2].enc|Add2~2
  1687. B3L3 = (dummydata[21] & (!dummydata[0] & (!dummydata[23] & !dummydata[22])));
  1688. --B3L13 is tmdsenc:hdmitmds[2].enc|Add6~1
  1689. B3L13 = B3L11 $ (B3L3);
  1690. --B3L14 is tmdsenc:hdmitmds[2].enc|Add6~2
  1691. B3L14 = B3L13 $ (((B3L10 & ((B3L12) # (B3L2))) # (!B3L10 & (B3L12 & B3L2))));
  1692. --B3L15 is tmdsenc:hdmitmds[2].enc|Add6~3
  1693. B3L15 = dummydata[19] $ (dummydata[20] $ (B3L6 $ (!B3L1)));
  1694. --B3L16 is tmdsenc:hdmitmds[2].enc|Add6~4
  1695. B3L16 = B3L10 $ (B3L12 $ (B3L2));
  1696. --B3L28 is tmdsenc:hdmitmds[2].enc|always1~0
  1697. B3L28 = (B3L27) # ((B3L14 & (!B3L15 & !B3L16)));
  1698. --B3L44 is tmdsenc:hdmitmds[2].enc|dx[8]~0
  1699. B3L44 = (B3L14 & ((B3L15) # ((B3L16) # (!dummydata[17])))) # (!B3L14 & (!dummydata[17] & ((!B3L16) # (!B3L15))));
  1700. --B3L7 is tmdsenc:hdmitmds[2].enc|Add4~5
  1701. B3L7 = B3L14 $ (B3_disparity[3]);
  1702. --B3L57 is tmdsenc:hdmitmds[2].enc|qreg~0
  1703. B3L57 = B3L5 $ (((!B3L28 & (B3L44 $ (!B3L7)))));
  1704. --B3L58 is tmdsenc:hdmitmds[2].enc|qreg~1
  1705. B3L58 = (dummydata[0] $ (B3L57)) # (!B1_denreg);
  1706. --vid_rst_n is vid_rst_n
  1707. --register power-up is low
  1708. vid_rst_n = DFFEAS(rst_n, T1_wire_pll1_clk[2], !A1L25, , , , , , );
  1709. --B1_qreg[7] is tmdsenc:hdmitmds[0].enc|qreg[7]
  1710. --register power-up is low
  1711. B1_qreg[7] = DFFEAS(B1L61, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1712. --J1_tx_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[4]
  1713. --register power-up is low
  1714. J1_tx_reg[4] = DFFEAS(B2_qreg[8], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1715. --Q2_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg[3]
  1716. --register power-up is low
  1717. Q2_shift_reg[3] = DFFEAS(Q2L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1718. --Q2L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~2
  1719. Q2L9 = (J1_dffe11 & (J1_tx_reg[4])) # (!J1_dffe11 & ((Q2_shift_reg[3])));
  1720. --J1_dffe5a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe5a[2]
  1721. --register power-up is low
  1722. J1_dffe5a[2] = DFFEAS(J1_dffe3a[2], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1723. --L2_counter_reg_bit[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit[0]
  1724. --register power-up is low
  1725. L2_counter_reg_bit[0] = DFFEAS(L2L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1726. --J1_dffe5a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe5a[0]
  1727. --register power-up is low
  1728. J1_dffe5a[0] = DFFEAS(J1_dffe3a[0], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1729. --L2_counter_reg_bit[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit[2]
  1730. --register power-up is low
  1731. L2_counter_reg_bit[2] = DFFEAS(L2L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1732. --J1_dffe6a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe6a[2]
  1733. --register power-up is low
  1734. J1_dffe6a[2] = DFFEAS(J1_dffe4a[2], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1735. --J1_dffe6a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe6a[0]
  1736. --register power-up is low
  1737. J1_dffe6a[0] = DFFEAS(J1_dffe4a[0], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1738. --J1_dffe6a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe6a[1]
  1739. --register power-up is low
  1740. J1_dffe6a[1] = DFFEAS(J1_dffe4a[1], J1_fast_clock, , , !J1_sync_dffe12a, , , , );
  1741. --L2_counter_reg_bit[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit[1]
  1742. --register power-up is low
  1743. L2_counter_reg_bit[1] = DFFEAS(L2L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1744. --J1_dffe5a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe5a[1]
  1745. --register power-up is low
  1746. J1_dffe5a[1] = DFFEAS(J1_dffe3a[1], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1747. --dummydata[3] is dummydata[3]
  1748. --register power-up is low
  1749. dummydata[3] = DFFEAS(A1L121, T1_wire_pll1_clk[2], , , , , , , );
  1750. --dummydata[4] is dummydata[4]
  1751. --register power-up is low
  1752. dummydata[4] = DFFEAS(dummydata[3], T1_wire_pll1_clk[2], , , , , , , );
  1753. --dummydata[1] is dummydata[1]
  1754. --register power-up is low
  1755. dummydata[1] = DFFEAS(dummydata[0], T1_wire_pll1_clk[2], , , , , , , );
  1756. --dummydata[2] is dummydata[2]
  1757. --register power-up is low
  1758. dummydata[2] = DFFEAS(dummydata[1], T1_wire_pll1_clk[2], , , , , , , );
  1759. --B1L10 is tmdsenc:hdmitmds[0].enc|Add5~0
  1760. B1L10 = (dummydata[3] & ((dummydata[4] & ((dummydata[1]) # (dummydata[2]))) # (!dummydata[4] & ((!dummydata[2]) # (!dummydata[1]))))) # (!dummydata[3] & ((dummydata[4] & ((!dummydata[2]) # (!dummydata[1]))) # (!dummydata[4] & (!dummydata[1] & !dummydata[2]))));
  1761. --dummydata[7] is dummydata[7]
  1762. --register power-up is low
  1763. dummydata[7] = DFFEAS(A1L126, T1_wire_pll1_clk[2], , , , , , , );
  1764. --dummydata[8] is dummydata[8]
  1765. --register power-up is low
  1766. dummydata[8] = DFFEAS(dummydata[7], T1_wire_pll1_clk[2], , , , , , , );
  1767. --dummydata[5] is dummydata[5]
  1768. --register power-up is low
  1769. dummydata[5] = DFFEAS(dummydata[4], T1_wire_pll1_clk[2], , , , , , , );
  1770. --dummydata[6] is dummydata[6]
  1771. --register power-up is low
  1772. dummydata[6] = DFFEAS(dummydata[5], T1_wire_pll1_clk[2], , , , , , , );
  1773. --B1L1 is tmdsenc:hdmitmds[0].enc|Add2~0
  1774. B1L1 = dummydata[7] $ (dummydata[8] $ (dummydata[5] $ (dummydata[6])));
  1775. --B1L4 is tmdsenc:hdmitmds[0].enc|Add4~2
  1776. B1L4 = dummydata[1] $ (dummydata[2]);
  1777. --B1L12 is tmdsenc:hdmitmds[0].enc|Add6~0
  1778. B1L12 = (B1L1 & (dummydata[3] $ (dummydata[4] $ (B1L4))));
  1779. --B1L2 is tmdsenc:hdmitmds[0].enc|Add2~1
  1780. B1L2 = (dummydata[5] & ((dummydata[6] & ((dummydata[7]) # (dummydata[8]))) # (!dummydata[6] & ((!dummydata[8]) # (!dummydata[7]))))) # (!dummydata[5] & ((dummydata[6] & ((!dummydata[8]) # (!dummydata[7]))) # (!dummydata[6] & (!dummydata[7] & !dummydata[8]))));
  1781. --B1L11 is tmdsenc:hdmitmds[0].enc|Add5~1
  1782. B1L11 = (dummydata[3] & (dummydata[4] & (!dummydata[1] & !dummydata[2])));
  1783. --B1L3 is tmdsenc:hdmitmds[0].enc|Add2~2
  1784. B1L3 = (dummydata[5] & (dummydata[6] & (!dummydata[7] & !dummydata[8])));
  1785. --B1L13 is tmdsenc:hdmitmds[0].enc|Add6~1
  1786. B1L13 = B1L11 $ (B1L3);
  1787. --B1L14 is tmdsenc:hdmitmds[0].enc|Add6~2
  1788. B1L14 = B1L13 $ (((B1L10 & ((B1L12) # (B1L2))) # (!B1L10 & (B1L12 & B1L2))));
  1789. --B1L15 is tmdsenc:hdmitmds[0].enc|Add6~3
  1790. B1L15 = dummydata[3] $ (dummydata[4] $ (B1L4 $ (B1L1)));
  1791. --B1L16 is tmdsenc:hdmitmds[0].enc|Add6~4
  1792. B1L16 = B1L10 $ (B1L12 $ (B1L2));
  1793. --B1L45 is tmdsenc:hdmitmds[0].enc|dx[8]~0
  1794. B1L45 = (B1L14 & ((dummydata[1]) # ((B1L15) # (B1L16)))) # (!B1L14 & (dummydata[1] & ((!B1L16) # (!B1L15))));
  1795. --B1L27 is tmdsenc:hdmitmds[0].enc|Equal0~0
  1796. B1L27 = (!B1_disparity[3] & (!B1_disparity[0] & (!B1_disparity[1] & !B1_disparity[2])));
  1797. --B1L28 is tmdsenc:hdmitmds[0].enc|always1~0
  1798. B1L28 = (B1L27) # ((B1L14 & (!B1L15 & !B1L16)));
  1799. --B1L5 is tmdsenc:hdmitmds[0].enc|Add4~3
  1800. B1L5 = dummydata[3] $ (dummydata[4] $ (dummydata[1] $ (dummydata[2])));
  1801. --B1L6 is tmdsenc:hdmitmds[0].enc|Add4~4
  1802. B1L6 = dummydata[7] $ (dummydata[5] $ (dummydata[6] $ (!B1L5)));
  1803. --B1L7 is tmdsenc:hdmitmds[0].enc|Add4~5
  1804. B1L7 = B1L14 $ (B1_disparity[3]);
  1805. --B1L58 is tmdsenc:hdmitmds[0].enc|qreg~0
  1806. B1L58 = B1L6 $ (((B1L28 & (!B1L45)) # (!B1L28 & ((B1L7)))));
  1807. --B2_qreg[7] is tmdsenc:hdmitmds[1].enc|qreg[7]
  1808. --register power-up is low
  1809. B2_qreg[7] = DFFEAS(B2L61, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1810. --J1_tx_reg[5] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[5]
  1811. --register power-up is low
  1812. J1_tx_reg[5] = DFFEAS(B3_qreg[8], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1813. --Q1_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg[3]
  1814. --register power-up is low
  1815. Q1_shift_reg[3] = DFFEAS(Q1L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1816. --Q1L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~2
  1817. Q1L9 = (J1_dffe11 & (J1_tx_reg[5])) # (!J1_dffe11 & ((Q1_shift_reg[3])));
  1818. --B1L59 is tmdsenc:hdmitmds[0].enc|qreg~1
  1819. B1L59 = (B1L5 $ (((B1L28) # (B1L9)))) # (!B1_denreg);
  1820. --J1_tx_reg[14] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[14]
  1821. --register power-up is low
  1822. J1_tx_reg[14] = DFFEAS(J1L88, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1823. --Q4_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg[3]
  1824. --register power-up is low
  1825. Q4_shift_reg[3] = DFFEAS(Q4L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1826. --Q4L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~2
  1827. Q4L9 = (J1_dffe11 & (J1_tx_reg[14])) # (!J1_dffe11 & ((Q4_shift_reg[3])));
  1828. --dummydata[11] is dummydata[11]
  1829. --register power-up is low
  1830. dummydata[11] = DFFEAS(A1L132, T1_wire_pll1_clk[2], , , , , , , );
  1831. --dummydata[12] is dummydata[12]
  1832. --register power-up is low
  1833. dummydata[12] = DFFEAS(dummydata[11], T1_wire_pll1_clk[2], , , , , , , );
  1834. --dummydata[9] is dummydata[9]
  1835. --register power-up is low
  1836. dummydata[9] = DFFEAS(dummydata[8], T1_wire_pll1_clk[2], , , , , , , );
  1837. --dummydata[10] is dummydata[10]
  1838. --register power-up is low
  1839. dummydata[10] = DFFEAS(A1L130, T1_wire_pll1_clk[2], , , , , , , );
  1840. --B2L4 is tmdsenc:hdmitmds[1].enc|Add4~2
  1841. B2L4 = dummydata[11] $ (dummydata[12] $ (dummydata[9] $ (!dummydata[10])));
  1842. --B2L28 is tmdsenc:hdmitmds[1].enc|Equal0~0
  1843. B2L28 = (!B2_disparity[3] & (!B2_disparity[0] & (!B2_disparity[1] & !B2_disparity[2])));
  1844. --B2L10 is tmdsenc:hdmitmds[1].enc|Add5~0
  1845. B2L10 = (dummydata[10] & ((dummydata[11] & ((!dummydata[9]) # (!dummydata[12]))) # (!dummydata[11] & ((dummydata[12]) # (dummydata[9]))))) # (!dummydata[10] & ((dummydata[11] & (!dummydata[12] & !dummydata[9])) # (!dummydata[11] & ((!dummydata[9]) # (!dummydata[12])))));
  1846. --dummydata[15] is dummydata[15]
  1847. --register power-up is low
  1848. dummydata[15] = DFFEAS(dummydata[14], T1_wire_pll1_clk[2], , , , , , , );
  1849. --dummydata[16] is dummydata[16]
  1850. --register power-up is low
  1851. dummydata[16] = DFFEAS(A1L138, T1_wire_pll1_clk[2], , , , , , , );
  1852. --dummydata[13] is dummydata[13]
  1853. --register power-up is low
  1854. dummydata[13] = DFFEAS(dummydata[12], T1_wire_pll1_clk[2], , , , , , , );
  1855. --dummydata[14] is dummydata[14]
  1856. --register power-up is low
  1857. dummydata[14] = DFFEAS(dummydata[13], T1_wire_pll1_clk[2], , , , , , , );
  1858. --B2L1 is tmdsenc:hdmitmds[1].enc|Add2~0
  1859. B2L1 = dummydata[15] $ (dummydata[16] $ (dummydata[13] $ (!dummydata[14])));
  1860. --B2L5 is tmdsenc:hdmitmds[1].enc|Add4~3
  1861. B2L5 = dummydata[9] $ (!dummydata[10]);
  1862. --B2L12 is tmdsenc:hdmitmds[1].enc|Add6~0
  1863. B2L12 = (B2L1 & (dummydata[11] $ (dummydata[12] $ (B2L5))));
  1864. --B2L2 is tmdsenc:hdmitmds[1].enc|Add2~1
  1865. B2L2 = (dummydata[16] & ((dummydata[15] & ((!dummydata[14]) # (!dummydata[13]))) # (!dummydata[15] & ((dummydata[13]) # (dummydata[14]))))) # (!dummydata[16] & ((dummydata[15] & (!dummydata[13] & !dummydata[14])) # (!dummydata[15] & ((!dummydata[14]) # (!dummydata[13])))));
  1866. --B2L11 is tmdsenc:hdmitmds[1].enc|Add5~1
  1867. B2L11 = (dummydata[10] & (!dummydata[11] & (!dummydata[12] & !dummydata[9])));
  1868. --B2L3 is tmdsenc:hdmitmds[1].enc|Add2~2
  1869. B2L3 = (dummydata[16] & (!dummydata[15] & (!dummydata[13] & !dummydata[14])));
  1870. --B2L13 is tmdsenc:hdmitmds[1].enc|Add6~1
  1871. B2L13 = B2L11 $ (B2L3);
  1872. --B2L14 is tmdsenc:hdmitmds[1].enc|Add6~2
  1873. B2L14 = B2L13 $ (((B2L10 & ((B2L12) # (B2L2))) # (!B2L10 & (B2L12 & B2L2))));
  1874. --B2L15 is tmdsenc:hdmitmds[1].enc|Add6~3
  1875. B2L15 = dummydata[11] $ (dummydata[12] $ (B2L5 $ (B2L1)));
  1876. --B2L16 is tmdsenc:hdmitmds[1].enc|Add6~4
  1877. B2L16 = B2L10 $ (B2L12 $ (B2L2));
  1878. --B2L29 is tmdsenc:hdmitmds[1].enc|always1~0
  1879. B2L29 = (B2L28) # ((B2L14 & (!B2L15 & !B2L16)));
  1880. --B2L45 is tmdsenc:hdmitmds[1].enc|dx[8]~0
  1881. B2L45 = (B2L14 & ((dummydata[9]) # ((B2L15) # (B2L16)))) # (!B2L14 & (dummydata[9] & ((!B2L16) # (!B2L15))));
  1882. --B2L6 is tmdsenc:hdmitmds[1].enc|Add4~4
  1883. B2L6 = B2L14 $ (B2_disparity[3]);
  1884. --B2L58 is tmdsenc:hdmitmds[1].enc|qreg~0
  1885. B2L58 = (B2L4 $ (((B2L29) # (B2L9)))) # (!B1_denreg);
  1886. --J1_tx_reg[15] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[15]
  1887. --register power-up is low
  1888. J1_tx_reg[15] = DFFEAS(B1_qreg[4], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1889. --Q3_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg[3]
  1890. --register power-up is low
  1891. Q3_shift_reg[3] = DFFEAS(Q3L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1892. --Q3L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~2
  1893. Q3L9 = (J1_dffe11 & (J1_tx_reg[15])) # (!J1_dffe11 & ((Q3_shift_reg[3])));
  1894. --B2L59 is tmdsenc:hdmitmds[1].enc|qreg~1
  1895. B2L59 = dummydata[9] $ (((B2L29 & ((B2L45))) # (!B2L29 & (!B2L6))));
  1896. --J1_tx_reg[24] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[24]
  1897. --register power-up is low
  1898. J1_tx_reg[24] = DFFEAS(B1_qreg[1], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1899. --Q6_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg[3]
  1900. --register power-up is low
  1901. Q6_shift_reg[3] = DFFEAS(Q6L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1902. --Q6L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~2
  1903. Q6L9 = (J1_dffe11 & (J1_tx_reg[24])) # (!J1_dffe11 & ((Q6_shift_reg[3])));
  1904. --B3L59 is tmdsenc:hdmitmds[2].enc|qreg~2
  1905. B3L59 = dummydata[17] $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
  1906. --J1_tx_reg[25] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[25]
  1907. --register power-up is low
  1908. J1_tx_reg[25] = DFFEAS(B2_qreg[1], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1909. --Q5_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg[3]
  1910. --register power-up is low
  1911. Q5_shift_reg[3] = DFFEAS(Q5L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1912. --Q5L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~2
  1913. Q5L9 = (J1_dffe11 & (J1_tx_reg[25])) # (!J1_dffe11 & ((Q5_shift_reg[3])));
  1914. --J1_dffe16a[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe16a[2]
  1915. --register power-up is low
  1916. J1_dffe16a[2] = DFFEAS(J1_dffe14a[2], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1917. --L1_counter_reg_bit[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit[0]
  1918. --register power-up is low
  1919. L1_counter_reg_bit[0] = DFFEAS(L1L8, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1920. --J1_dffe16a[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe16a[0]
  1921. --register power-up is low
  1922. J1_dffe16a[0] = DFFEAS(J1_dffe14a[0], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1923. --L1_counter_reg_bit[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit[2]
  1924. --register power-up is low
  1925. L1_counter_reg_bit[2] = DFFEAS(L1L9, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1926. --J1_dffe16a[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|dffe16a[1]
  1927. --register power-up is low
  1928. J1_dffe16a[1] = DFFEAS(J1_dffe14a[1], J1_fast_clock, , , J1_sync_dffe12a, , , , );
  1929. --L1_counter_reg_bit[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit[1]
  1930. --register power-up is low
  1931. L1_counter_reg_bit[1] = DFFEAS(L1L10, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1932. --N2_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[3]
  1933. --register power-up is low
  1934. N2_shift_reg[3] = DFFEAS(N2L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1935. --N2L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~2
  1936. N2L10 = (N2_shift_reg[3] & !J1_dffe22);
  1937. --N1_shift_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[3]
  1938. --register power-up is low
  1939. N1_shift_reg[3] = DFFEAS(N1L12, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1940. --N1L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~2
  1941. N1L11 = (J1_dffe22) # (N1_shift_reg[3]);
  1942. --F1L109 is sdram:sdram|dram_q[0]~0
  1943. F1L109 = (rst_n & (F1_state.st_p0_rd & F1L4));
  1944. --B3L17 is tmdsenc:hdmitmds[2].enc|Add8~6
  1945. B3L17 = (B3L16 & (!B3L14 & !B3L27));
  1946. --B3L18 is tmdsenc:hdmitmds[2].enc|Add8~7
  1947. B3L18 = ((B3L17 & ((B3L15) # (B3L44)))) # (!B3L24);
  1948. --B3L19 is tmdsenc:hdmitmds[2].enc|Add8~8
  1949. B3L19 = (B3L15 & (!B3L16)) # (!B3L15 & ((dummydata[17])));
  1950. --B3L20 is tmdsenc:hdmitmds[2].enc|Add8~9
  1951. B3L20 = B3L14 $ (((B3L28 & (B3L44)) # (!B3L28 & ((!B3L25)))));
  1952. --B3L21 is tmdsenc:hdmitmds[2].enc|Add8~10
  1953. B3L21 = (B3L28) # ((!B3L15 & (B3L14 $ (B3_disparity[3]))));
  1954. --B3L22 is tmdsenc:hdmitmds[2].enc|Add8~11
  1955. B3L22 = B3L16 $ (((B3L44 & ((!B3L21))) # (!B3L44 & ((B3L15) # (B3L21)))));
  1956. --B3L23 is tmdsenc:hdmitmds[2].enc|Add8~12
  1957. B3L23 = (B3L15 & ((B3L14) # ((!dummydata[17] & !B3L16)))) # (!B3L15 & (dummydata[17] & ((!B3L16) # (!B3L14))));
  1958. --B1L60 is tmdsenc:hdmitmds[0].enc|qreg~2
  1959. B1L60 = B1L6 $ (((!B1L28 & (B1L45 $ (!B1L7)))));
  1960. --B1L61 is tmdsenc:hdmitmds[0].enc|qreg~3
  1961. B1L61 = (dummydata[8] $ (B1L60)) # (!B1_denreg);
  1962. --B2_qreg[8] is tmdsenc:hdmitmds[1].enc|qreg[8]
  1963. --register power-up is low
  1964. B2_qreg[8] = DFFEAS(B2L63, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  1965. --J1_tx_reg[2] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[2]
  1966. --register power-up is low
  1967. J1_tx_reg[2] = DFFEAS(J1L70, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  1968. --Q2_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg[4]
  1969. --register power-up is low
  1970. Q2_shift_reg[4] = DFFEAS(Q2L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  1971. --Q2L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~3
  1972. Q2L10 = (J1_dffe11 & (J1_tx_reg[2])) # (!J1_dffe11 & ((Q2_shift_reg[4])));
  1973. --L2L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|cout_actual~0
  1974. L2L11 = (J1_sync_dffe12a & (L2_counter_reg_bit[2] & (!L2_counter_reg_bit[0] & !L2_counter_reg_bit[1])));
  1975. --L2L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit~0
  1976. L2L8 = (L2_wire_counter_comb_bita_0combout[0] & (!L2L24 & !L2L11));
  1977. --L2L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit~1
  1978. L2L9 = (L2L24 & (((!J1_sync_dffe12a)))) # (!L2L24 & (L2_wire_counter_comb_bita_2combout[0] & (!L2L11)));
  1979. --L2L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2|counter_reg_bit~2
  1980. L2L10 = (L2_wire_counter_comb_bita_1combout[0] & (!L2L24 & !L2L11));
  1981. --B1L26 is tmdsenc:hdmitmds[0].enc|Add12~0
  1982. B1L26 = (dummydata[1]) # ((B1L15) # ((B1L16 & B1L14)));
  1983. --B1L17 is tmdsenc:hdmitmds[0].enc|Add8~4
  1984. B1L17 = (B1L28 & ((B1L14 $ (B1L45)))) # (!B1L28 & (B1L24));
  1985. --B1L18 is tmdsenc:hdmitmds[0].enc|Add8~5
  1986. B1L18 = (B1L7 & ((B1L15) # ((B1L16) # (!dummydata[1]))));
  1987. --B1L19 is tmdsenc:hdmitmds[0].enc|Add8~6
  1988. B1L19 = (!B1L28 & (!B1L18 & ((!B1L26) # (!B1L16))));
  1989. --B1L20 is tmdsenc:hdmitmds[0].enc|Add8~7
  1990. B1L20 = B1L14 $ (((B1L19) # ((B1L28 & B1L45))));
  1991. --B1L21 is tmdsenc:hdmitmds[0].enc|Add8~8
  1992. B1L21 = (B1L28) # ((!B1L15 & (B1L14 $ (B1_disparity[3]))));
  1993. --B1L22 is tmdsenc:hdmitmds[0].enc|Add8~9
  1994. B1L22 = B1L16 $ (((B1L45 & ((!B1L21))) # (!B1L45 & ((B1L15) # (B1L21)))));
  1995. --B1L23 is tmdsenc:hdmitmds[0].enc|Add8~10
  1996. B1L23 = (B1L15 & ((B1L14) # ((dummydata[1] & !B1L16)))) # (!B1L15 & (!dummydata[1] & ((!B1L16) # (!B1L14))));
  1997. --B2L7 is tmdsenc:hdmitmds[1].enc|Add4~5
  1998. B2L7 = dummydata[15] $ (dummydata[13] $ (dummydata[14] $ (!B2L4)));
  1999. --B2L60 is tmdsenc:hdmitmds[1].enc|qreg~2
  2000. B2L60 = B2L7 $ (((!B2L29 & (B2L45 $ (!B2L6)))));
  2001. --B2L61 is tmdsenc:hdmitmds[1].enc|qreg~3
  2002. B2L61 = (dummydata[16] $ (!B2L60)) # (!B1_denreg);
  2003. --B3_qreg[8] is tmdsenc:hdmitmds[2].enc|qreg[8]
  2004. --register power-up is low
  2005. B3_qreg[8] = DFFEAS(B3L62, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2006. --J1_tx_reg[3] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[3]
  2007. --register power-up is low
  2008. J1_tx_reg[3] = DFFEAS(B1_qreg[8], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2009. --Q1_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg[4]
  2010. --register power-up is low
  2011. Q1_shift_reg[4] = DFFEAS(Q1L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2012. --Q1L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~3
  2013. Q1L10 = (J1_dffe11 & (J1_tx_reg[3])) # (!J1_dffe11 & ((Q1_shift_reg[4])));
  2014. --B2L46 is tmdsenc:hdmitmds[1].enc|dx~1
  2015. B2L46 = dummydata[13] $ (!B2L4);
  2016. --B2L62 is tmdsenc:hdmitmds[1].enc|qreg~4
  2017. B2L62 = B2L46 $ (((B2L29 & (!B2L45)) # (!B2L29 & ((B2L6)))));
  2018. --B3_qreg[5] is tmdsenc:hdmitmds[2].enc|qreg[5]
  2019. --register power-up is low
  2020. B3_qreg[5] = DFFEAS(B3L64, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2021. --J1_tx_reg[12] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[12]
  2022. --register power-up is low
  2023. J1_tx_reg[12] = DFFEAS(J1L84, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2024. --Q4_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg[4]
  2025. --register power-up is low
  2026. Q4_shift_reg[4] = DFFEAS(Q4L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2027. --Q4L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~3
  2028. Q4L10 = (J1_dffe11 & (J1_tx_reg[12])) # (!J1_dffe11 & ((Q4_shift_reg[4])));
  2029. --B2L17 is tmdsenc:hdmitmds[1].enc|Add8~2
  2030. B2L17 = (B2L29 & (B2L14 $ (B2L45)));
  2031. --B2L27 is tmdsenc:hdmitmds[1].enc|Add12~0
  2032. B2L27 = (dummydata[9]) # ((B2L15) # ((B2L16 & B2L14)));
  2033. --B2L18 is tmdsenc:hdmitmds[1].enc|Add8~3
  2034. B2L18 = (B2L16 & (B2L27 & (!B2L14 & !B2L28)));
  2035. --B2L19 is tmdsenc:hdmitmds[1].enc|Add8~4
  2036. B2L19 = (B2L17) # ((B2L18) # ((B2L6 & !B2L29)));
  2037. --B2L20 is tmdsenc:hdmitmds[1].enc|Add8~5
  2038. B2L20 = (B2L6 & ((B2L15) # ((B2L16) # (!dummydata[9]))));
  2039. --B2L21 is tmdsenc:hdmitmds[1].enc|Add8~6
  2040. B2L21 = (!B2L29 & (!B2L20 & ((!B2L27) # (!B2L16))));
  2041. --B2L22 is tmdsenc:hdmitmds[1].enc|Add8~7
  2042. B2L22 = B2L14 $ (((B2L21) # ((B2L29 & B2L45))));
  2043. --B2L23 is tmdsenc:hdmitmds[1].enc|Add8~8
  2044. B2L23 = (B2L29) # ((!B2L15 & (B2L14 $ (B2_disparity[3]))));
  2045. --B2L24 is tmdsenc:hdmitmds[1].enc|Add8~9
  2046. B2L24 = B2L16 $ (((B2L45 & ((!B2L23))) # (!B2L45 & ((B2L15) # (B2L23)))));
  2047. --B2L25 is tmdsenc:hdmitmds[1].enc|Add8~10
  2048. B2L25 = (B2L15 & ((B2L14) # ((dummydata[9] & !B2L16)))) # (!B2L15 & (!dummydata[9] & ((!B2L16) # (!B2L14))));
  2049. --B3L45 is tmdsenc:hdmitmds[2].enc|dx~1
  2050. B3L45 = dummydata[21] $ (B3L4);
  2051. --B3L60 is tmdsenc:hdmitmds[2].enc|qreg~3
  2052. B3L60 = B3L45 $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
  2053. --J1_tx_reg[13] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[13]
  2054. --register power-up is low
  2055. J1_tx_reg[13] = DFFEAS(J1L86, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2056. --Q3_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg[4]
  2057. --register power-up is low
  2058. Q3_shift_reg[4] = DFFEAS(Q3L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2059. --Q3L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~3
  2060. Q3L10 = (J1_dffe11 & (J1_tx_reg[13])) # (!J1_dffe11 & ((Q3_shift_reg[4])));
  2061. --B3L61 is tmdsenc:hdmitmds[2].enc|qreg~4
  2062. B3L61 = B3L6 $ (((!B3L28 & (B3L44 $ (!B3L7)))));
  2063. --J1_tx_reg[22] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[22]
  2064. --register power-up is low
  2065. J1_tx_reg[22] = DFFEAS(B2_qreg[2], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2066. --Q6_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg[4]
  2067. --register power-up is low
  2068. Q6_shift_reg[4] = DFFEAS(Q6L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2069. --Q6L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~3
  2070. Q6L10 = (J1_dffe11 & (J1_tx_reg[22])) # (!J1_dffe11 & ((Q6_shift_reg[4])));
  2071. --B1L62 is tmdsenc:hdmitmds[0].enc|qreg~4
  2072. B1L62 = dummydata[1] $ (((B1L28 & ((B1L45))) # (!B1L28 & (!B1L7))));
  2073. --J1_tx_reg[23] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[23]
  2074. --register power-up is low
  2075. J1_tx_reg[23] = DFFEAS(B3_qreg[2], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2076. --Q5_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg[4]
  2077. --register power-up is low
  2078. Q5_shift_reg[4] = DFFEAS(Q5L11, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2079. --Q5L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~3
  2080. Q5L10 = (J1_dffe11 & (J1_tx_reg[23])) # (!J1_dffe11 & ((Q5_shift_reg[4])));
  2081. --L1L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|cout_actual~0
  2082. L1L11 = (J1_sync_dffe12a & (L1_counter_reg_bit[2] & (!L1_counter_reg_bit[0] & !L1_counter_reg_bit[1])));
  2083. --L1L8 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit~0
  2084. L1L8 = (L1_wire_counter_comb_bita_0combout[0] & (!L1L24 & !L1L11));
  2085. --L1L9 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit~1
  2086. L1L9 = (L1L24 & (((!J1_sync_dffe12a)))) # (!L1L24 & (L1_wire_counter_comb_bita_2combout[0] & (!L1L11)));
  2087. --L1L10 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|counter_reg_bit~2
  2088. L1L10 = (L1_wire_counter_comb_bita_1combout[0] & (!L1L24 & !L1L11));
  2089. --N2_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[4]
  2090. --register power-up is low
  2091. N2_shift_reg[4] = DFFEAS(N2L12, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2092. --N2L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~3
  2093. N2L11 = (N2_shift_reg[4] & !J1_dffe22);
  2094. --N1_shift_reg[4] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[4]
  2095. --register power-up is low
  2096. N1_shift_reg[4] = DFFEAS(N1L13, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2097. --N1L12 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~3
  2098. N1L12 = (N1_shift_reg[4] & !J1_dffe22);
  2099. --B2L63 is tmdsenc:hdmitmds[1].enc|qreg~5
  2100. B2L63 = (B2L45) # (!B1_denreg);
  2101. --B3_qreg[9] is tmdsenc:hdmitmds[2].enc|qreg[9]
  2102. --register power-up is low
  2103. B3_qreg[9] = DFFEAS(B3L65, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2104. --J1_tx_reg[0] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[0]
  2105. --register power-up is low
  2106. J1_tx_reg[0] = DFFEAS(J1L66, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2107. --Q2L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24|shift_reg~4
  2108. Q2L11 = (J1_dffe11 & J1_tx_reg[0]);
  2109. --B3L62 is tmdsenc:hdmitmds[2].enc|qreg~5
  2110. B3L62 = (B3L44) # (!B1_denreg);
  2111. --B1_qreg[8] is tmdsenc:hdmitmds[0].enc|qreg[8]
  2112. --register power-up is low
  2113. B1_qreg[8] = DFFEAS(B1L65, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2114. --J1_tx_reg[1] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[1]
  2115. --register power-up is low
  2116. J1_tx_reg[1] = DFFEAS(J1L68, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2117. --Q1L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23|shift_reg~4
  2118. Q1L11 = (J1_dffe11 & J1_tx_reg[1]);
  2119. --B3L63 is tmdsenc:hdmitmds[2].enc|qreg~6
  2120. B3L63 = dummydata[21] $ (dummydata[22] $ (!B3L4));
  2121. --B3L64 is tmdsenc:hdmitmds[2].enc|qreg~7
  2122. B3L64 = (B3L63 $ (((B3L28) # (B3L9)))) # (!B1_denreg);
  2123. --B1_qreg[5] is tmdsenc:hdmitmds[0].enc|qreg[5]
  2124. --register power-up is low
  2125. B1_qreg[5] = DFFEAS(B1L67, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2126. --J1_tx_reg[10] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[10]
  2127. --register power-up is low
  2128. J1_tx_reg[10] = DFFEAS(B2_qreg[6], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2129. --Q4L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26|shift_reg~4
  2130. Q4L11 = (J1_dffe11 & J1_tx_reg[10]);
  2131. --B1L46 is tmdsenc:hdmitmds[0].enc|dx~1
  2132. B1L46 = dummydata[5] $ (B1L5);
  2133. --B1L63 is tmdsenc:hdmitmds[0].enc|qreg~5
  2134. B1L63 = B1L46 $ (((B1L28 & (!B1L45)) # (!B1L28 & ((B1L7)))));
  2135. --B2_qreg[5] is tmdsenc:hdmitmds[1].enc|qreg[5]
  2136. --register power-up is low
  2137. B2_qreg[5] = DFFEAS(B2L66, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2138. --J1_tx_reg[11] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[11]
  2139. --register power-up is low
  2140. J1_tx_reg[11] = DFFEAS(B3_qreg[6], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2141. --Q3L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25|shift_reg~4
  2142. Q3L11 = (J1_dffe11 & J1_tx_reg[11]);
  2143. --B1L64 is tmdsenc:hdmitmds[0].enc|qreg~6
  2144. B1L64 = B1L4 $ (((!B1L28 & (B1L45 $ (!B1L7)))));
  2145. --J1_tx_reg[20] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[20]
  2146. --register power-up is low
  2147. J1_tx_reg[20] = DFFEAS(J1L97, J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2148. --Q6L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28|shift_reg~4
  2149. Q6L11 = (J1_dffe11 & J1_tx_reg[20]);
  2150. --B2L64 is tmdsenc:hdmitmds[1].enc|qreg~6
  2151. B2L64 = B2L5 $ (((!B2L29 & (B2L45 $ (!B2L6)))));
  2152. --J1_tx_reg[21] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[21]
  2153. --register power-up is low
  2154. J1_tx_reg[21] = DFFEAS(B1_qreg[2], J1_tx_coreclock, T1_wire_pll1_locked, , , , , , );
  2155. --Q5L11 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27|shift_reg~4
  2156. Q5L11 = (J1_dffe11 & J1_tx_reg[21]);
  2157. --N1_shift_reg[6] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[6]
  2158. --register power-up is low
  2159. N1_shift_reg[6] = DFFEAS(N1L14, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2160. --N2L12 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg~4
  2161. N2L12 = (N1_shift_reg[6] & !J1_dffe22);
  2162. --N1_shift_reg[5] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[5]
  2163. --register power-up is low
  2164. N1_shift_reg[5] = DFFEAS(N1L15, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2165. --N1L13 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~4
  2166. N1L13 = (N1_shift_reg[5] & !J1_dffe22);
  2167. --B3L65 is tmdsenc:hdmitmds[2].enc|qreg~8
  2168. B3L65 = (B1_denreg & ((B3L28 & ((B3L44))) # (!B3L28 & (!B3L7))));
  2169. --B1_qreg[9] is tmdsenc:hdmitmds[0].enc|qreg[9]
  2170. --register power-up is low
  2171. B1_qreg[9] = DFFEAS(B1L68, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2172. --B1L65 is tmdsenc:hdmitmds[0].enc|qreg~7
  2173. B1L65 = (B1L45) # (!B1_denreg);
  2174. --B2_qreg[9] is tmdsenc:hdmitmds[1].enc|qreg[9]
  2175. --register power-up is low
  2176. B2_qreg[9] = DFFEAS(B2L68, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2177. --B1L66 is tmdsenc:hdmitmds[0].enc|qreg~8
  2178. B1L66 = dummydata[5] $ (dummydata[6] $ (B1L5));
  2179. --B1L67 is tmdsenc:hdmitmds[0].enc|qreg~9
  2180. B1L67 = (B1L66 $ (((B1L28) # (B1L9)))) # (!B1_denreg);
  2181. --B2L65 is tmdsenc:hdmitmds[1].enc|qreg~7
  2182. B2L65 = dummydata[13] $ (dummydata[14] $ (B2L4));
  2183. --B2L66 is tmdsenc:hdmitmds[1].enc|qreg~8
  2184. B2L66 = (B2L65 $ (((B2L29) # (B2L9)))) # (!B1_denreg);
  2185. --B2L8 is tmdsenc:hdmitmds[1].enc|Add4~6
  2186. B2L8 = dummydata[11] $ (dummydata[9] $ (dummydata[10]));
  2187. --B2L67 is tmdsenc:hdmitmds[1].enc|qreg~9
  2188. B2L67 = B2L8 $ (((B2L29 & (!B2L45)) # (!B2L29 & ((B2L6)))));
  2189. --B3_qreg[3] is tmdsenc:hdmitmds[2].enc|qreg[3]
  2190. --register power-up is low
  2191. B3_qreg[3] = DFFEAS(B3L68, T1_wire_pll1_clk[2], vid_rst_n, , , , , , );
  2192. --B3L8 is tmdsenc:hdmitmds[2].enc|Add4~6
  2193. B3L8 = dummydata[19] $ (dummydata[17] $ (!dummydata[18]));
  2194. --B3L66 is tmdsenc:hdmitmds[2].enc|qreg~9
  2195. B3L66 = B3L8 $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
  2196. --N2_shift_reg[6] is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[6]
  2197. --register power-up is low
  2198. N2_shift_reg[6] = DFFEAS(J1_dffe22, J1_fast_clock, T1_wire_pll1_locked, , , , , , );
  2199. --N1L14 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~5
  2200. N1L14 = (J1_dffe22) # (N2_shift_reg[6]);
  2201. --N1L15 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg~6
  2202. N1L15 = (J1_dffe22) # (N1_shift_reg[6]);
  2203. --B1L68 is tmdsenc:hdmitmds[0].enc|qreg~10
  2204. B1L68 = (B1_denreg & ((B1L28 & ((B1L45))) # (!B1L28 & (!B1L7))));
  2205. --B2L68 is tmdsenc:hdmitmds[1].enc|qreg~10
  2206. B2L68 = (B1_denreg & ((B2L29 & ((B2L45))) # (!B2L29 & (!B2L6))));
  2207. --B2L69 is tmdsenc:hdmitmds[1].enc|qreg~11
  2208. B2L69 = B2L7 $ (((B2L29 & (!B2L45)) # (!B2L29 & ((B2L6)))));
  2209. --B3L67 is tmdsenc:hdmitmds[2].enc|qreg~10
  2210. B3L67 = B3L5 $ (((B3L28 & (!B3L44)) # (!B3L28 & ((B3L7)))));
  2211. --B3L68 is tmdsenc:hdmitmds[2].enc|qreg~11
  2212. B3L68 = (B3L4 $ (((B3L28) # (B3L9)))) # (!B1_denreg);
  2213. --B1L8 is tmdsenc:hdmitmds[0].enc|Add4~6
  2214. B1L8 = dummydata[3] $ (dummydata[1] $ (dummydata[2]));
  2215. --B1L69 is tmdsenc:hdmitmds[0].enc|qreg~11
  2216. B1L69 = B1L8 $ (((B1L28 & (!B1L45)) # (!B1L28 & ((B1L7)))));
  2217. --F1L41 is sdram:sdram|Selector42~3
  2218. F1L41 = (abc_a[10] & ((F1_state.st_p0_rd) # ((F1_state.st_p0_wr) # (F1L40))));
  2219. --F1L39 is sdram:sdram|Selector41~2
  2220. F1L39 = (abc_a[11] & ((F1_state.st_p0_rd) # ((F1_state.st_p0_wr) # (F1L40))));
  2221. --F1L31 is sdram:sdram|Selector28~2
  2222. F1L31 = (F1_state.st_p0_rd & (((abc_a[5])))) # (!F1_state.st_p0_rd & ((F1_state.st_p0_wr & ((abc_a[5]))) # (!F1_state.st_p0_wr & (F1L34))));
  2223. --F1L30 is sdram:sdram|Selector27~2
  2224. F1L30 = (F1_state.st_p0_rd & (((abc_a[6])))) # (!F1_state.st_p0_rd & ((F1_state.st_p0_wr & ((abc_a[6]))) # (!F1_state.st_p0_wr & (F1L34))));
  2225. --F1L15 is sdram:sdram|Selector16~5
  2226. F1L15 = (F1_state.st_idle & (((!F1L12)))) # (!F1_state.st_idle & ((F1_state.st_reset) # ((F1_init_ctr[15]))));
  2227. --F1L17 is sdram:sdram|Selector17~3
  2228. F1L17 = (F1_state.st_idle & (!F1L12)) # (!F1_state.st_idle & (((!F1L13 & !F1L16))));
  2229. --F1L222 is sdram:sdram|state~33
  2230. F1L222 = (F1L210 & ((F1_state.st_reset) # ((F1_init_ctr[15]) # (F1_state.st_idle))));
  2231. --B1L9 is tmdsenc:hdmitmds[0].enc|Add4~7
  2232. B1L9 = B1L14 $ (B1_disparity[3] $ (B1L45));
  2233. --B2L9 is tmdsenc:hdmitmds[1].enc|Add4~7
  2234. B2L9 = B2L14 $ (B2_disparity[3] $ (B2L45));
  2235. --B3L24 is tmdsenc:hdmitmds[2].enc|Add8~13
  2236. B3L24 = B3L14 $ (((B3L28 & ((!B3L44))) # (!B3L28 & (!B3_disparity[3]))));
  2237. --B3L25 is tmdsenc:hdmitmds[2].enc|Add8~14
  2238. B3L25 = (B3L19 & ((B3L14 & ((B3L16) # (!B3_disparity[3]))) # (!B3L14 & (B3_disparity[3])))) # (!B3L19 & (((B3L16))));
  2239. --B3L26 is tmdsenc:hdmitmds[2].enc|Add8~15
  2240. B3L26 = (B3L28 & (((!B3L44)))) # (!B3L28 & (B3L14 $ ((B3_disparity[3]))));
  2241. --B1L24 is tmdsenc:hdmitmds[0].enc|Add8~11
  2242. B1L24 = (B1L14 & (!B1_disparity[3])) # (!B1L14 & ((B1_disparity[3]) # ((B1L16 & B1L26))));
  2243. --B1L25 is tmdsenc:hdmitmds[0].enc|Add8~12
  2244. B1L25 = (B1L28 & (((!B1L45)))) # (!B1L28 & (B1L14 $ ((B1_disparity[3]))));
  2245. --B2L26 is tmdsenc:hdmitmds[1].enc|Add8~11
  2246. B2L26 = (B2L29 & (((!B2L45)))) # (!B2L29 & (B2L14 $ ((B2_disparity[3]))));
  2247. --B3L9 is tmdsenc:hdmitmds[2].enc|Add4~7
  2248. B3L9 = B3L14 $ (B3_disparity[3] $ (B3L44));
  2249. --A1L205 is led_ctr[0]~84
  2250. A1L205 = !led_ctr[0];
  2251. --A1L292 is rst_ctr[0]~0
  2252. A1L292 = !rst_ctr[0];
  2253. --A1L109 is abc_xmemrd_q~0
  2254. A1L109 = !abc_xmemfl_n;
  2255. --F1L128 is sdram:sdram|init_ctr[10]~15
  2256. F1L128 = !F1_init_ctr[10];
  2257. --J1L79 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[8]~0
  2258. J1L79 = !B3_qreg[7];
  2259. --J1L93 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[18]~1
  2260. J1L93 = !B1_qreg[3];
  2261. --J1L95 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[19]~2
  2262. J1L95 = !B2_qreg[3];
  2263. --J1L75 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[6]~3
  2264. J1L75 = !B1_qreg[7];
  2265. --J1L62 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe12a~0
  2266. J1L62 = !J1_sync_dffe12a;
  2267. --J1L77 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[7]~4
  2268. J1L77 = !B2_qreg[7];
  2269. --A1L147 is dummydata[22]~0
  2270. A1L147 = !dummydata[21];
  2271. --A1L142 is dummydata[19]~1
  2272. A1L142 = !dummydata[18];
  2273. --A1L144 is dummydata[20]~2
  2274. A1L144 = !dummydata[19];
  2275. --A1L121 is dummydata[3]~3
  2276. A1L121 = !dummydata[2];
  2277. --A1L126 is dummydata[7]~4
  2278. A1L126 = !dummydata[6];
  2279. --J1L88 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[14]~5
  2280. J1L88 = !B3_qreg[5];
  2281. --A1L132 is dummydata[11]~5
  2282. A1L132 = !dummydata[10];
  2283. --A1L130 is dummydata[10]~6
  2284. A1L130 = !dummydata[9];
  2285. --A1L138 is dummydata[16]~7
  2286. A1L138 = !dummydata[15];
  2287. --J1L70 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[2]~6
  2288. J1L70 = !B3_qreg[9];
  2289. --J1L84 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[12]~7
  2290. J1L84 = !B1_qreg[5];
  2291. --J1L86 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[13]~8
  2292. J1L86 = !B2_qreg[5];
  2293. --J1L66 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[0]~9
  2294. J1L66 = !B1_qreg[9];
  2295. --J1L68 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[1]~10
  2296. J1L68 = !B2_qreg[9];
  2297. --J1L97 is hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|tx_reg[20]~11
  2298. J1L97 = !B3_qreg[3];
  2299. --T1_remap_decoy_le3a_0 is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_0
  2300. T1_remap_decoy_le3a_0 = LCELL(GND);
  2301. --T1_remap_decoy_le3a_1 is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_1
  2302. T1_remap_decoy_le3a_1 = LCELL(GND);
  2303. --T1_remap_decoy_le3a_2 is pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_2
  2304. T1_remap_decoy_le3a_2 = LCELL(GND);
  2305. --A1L394 is ~GND
  2306. A1L394 = GND;
  2307. --A1L395 is ~VCC
  2308. A1L395 = VCC;
  2309. --A1L107 is abc_xmemfl_n~_wirecell
  2310. A1L107 = !abc_xmemfl_n;
  2311. --F1L75 is sdram:sdram|dram_cmd[0]~_wirecell
  2312. F1L75 = !F1_dram_cmd[0];
  2313. --F1L77 is sdram:sdram|dram_cmd[1]~_wirecell
  2314. F1L77 = !F1_dram_cmd[1];
  2315. --F1L79 is sdram:sdram|dram_cmd[2]~_wirecell
  2316. F1L79 = !F1_dram_cmd[2];
  2317. --F1L84 is sdram:sdram|dram_cmd[3]~_wirecell
  2318. F1L84 = !F1_dram_cmd[3];