2
0

picorv32.v 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188
  1. /*
  2. * PicoRV32 -- A Small RISC-V (RV32I) Processor Core
  3. *
  4. * Copyright (C) 2015 Clifford Wolf <clifford@clifford.at>
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. * Changes by hpa 2021-2023:
  19. * - maskirq instruction takes a mask in rs2.
  20. * - retirq opcode changed to mret.
  21. * - qregs replaced with a full register bank switch. In general,
  22. * non-power-of-two register files don't save anything, especially in
  23. * FPGAs.
  24. * - getq and setq replaced with new instructions addqxi and addxqi
  25. * for cross-bank register accesses if needed,
  26. * taking immediate as additive argument.
  27. * e.g. for stack setup (addqxi sp,sp,frame_size).
  28. * - PROGADDR_RESET and PROGADDR_IRQ changed to ports (allows external
  29. * implementation of vectorized interrupts or fallback reset.)
  30. * - maskirq, waitirq and timer require func3 == 3'b000.
  31. * - add two masks to waitirq: an AND mask and an OR mask.
  32. * waitirq exists if either all interrupts in the AND
  33. * mask are pending or any interrupt in the OR mask is pending.
  34. * Note that waitirq with an AND mask of zero will exit immediately;
  35. * this can be used to poll the status of interrupts (masked and unmasked.)
  36. * - multiple user (non-interrupt) register banks (tasks) now supported;
  37. * these are set via a custom user_context CSR (0x7f0). They are numbered
  38. * starting with 1; 0 is reserved for the IRQ context. After reset,
  39. * this register is set to the maximum supported user context number.
  40. * Writing this register also causes a transition to the IRQ context,
  41. * so the context switch can be processed atomically.
  42. * - the interrupt return address moved the mepc CSR, to make it
  43. * globally available at interrupt time. This simplifies context switching.
  44. * - implement the ctz instruction from the Zbb extension to improve
  45. * interrupt latency by speeding up the dispatch substantially.
  46. * - new pollirq instruction: returns a mask of pending unmasked
  47. * interrupts AND ~rs1 OR rs2. EOIs pending unmasked interrupts AND ~rs1.
  48. * This is intended to avoid priority inversion in the IRQ dispatch.
  49. * - separately parameterize the width of the cycle and instruction counters;
  50. * they can be independently set to any value from 0 to 64 bits.
  51. */
  52. /* verilator lint_off WIDTH */
  53. /* verilator lint_off PINMISSING */
  54. /* verilator lint_off CASEOVERLAP */
  55. /* verilator lint_off CASEINCOMPLETE */
  56. `timescale 1 ns / 1 ps
  57. // `default_nettype none
  58. // `define DEBUGNETS
  59. // `define DEBUGREGS
  60. // `define DEBUGASM
  61. // `define DEBUG
  62. `ifdef DEBUG
  63. `define debug(debug_command) debug_command
  64. `else
  65. `define debug(debug_command)
  66. `endif
  67. `ifdef FORMAL
  68. `define FORMAL_KEEP (* keep *)
  69. `define assert(assert_expr) assert(assert_expr)
  70. `else
  71. `ifdef DEBUGNETS
  72. `define FORMAL_KEEP (* keep *)
  73. `else
  74. `define FORMAL_KEEP
  75. `endif
  76. `define assert(assert_expr) empty_statement
  77. `endif
  78. // uncomment this for register file in extra module
  79. // `define PICORV32_REGS picorv32_regs
  80. // this macro can be used to check if the verilog files in your
  81. // design are read in the correct order.
  82. `define PICORV32_V
  83. function logic [31:0] do_ctz(logic [31:0] rs1);
  84. logic [31:0] n = 32'd0;
  85. for (int i = 0; i < 32; i++)
  86. begin
  87. if (rs1[i])
  88. break;
  89. n++;
  90. end
  91. do_ctz = n;
  92. endfunction // do_ctz
  93. /***************************************************************
  94. * picorv32
  95. ***************************************************************/
  96. module picorv32 #(
  97. parameter integer COUNTER_CYCLE_WIDTH = 64,
  98. parameter integer COUNTER_INSTR_WIDTH = 64,
  99. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  100. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  101. parameter [ 0:0] LATCHED_MEM_RDATA = 0,
  102. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  103. parameter [ 0:0] BARREL_SHIFTER = 0,
  104. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  105. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  106. parameter [ 0:0] COMPRESSED_ISA = 0,
  107. parameter [ 0:0] CATCH_MISALIGN = 1,
  108. parameter [ 0:0] CATCH_ILLINSN = 1,
  109. parameter [ 0:0] ENABLE_PCPI = 0,
  110. parameter [ 0:0] ENABLE_MUL = 0,
  111. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  112. parameter [ 0:0] ENABLE_DIV = 0,
  113. parameter [ 0:0] ENABLE_IRQ = 0,
  114. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  115. parameter [ 0:0] ENABLE_TRACE = 0,
  116. parameter [ 0:0] REGS_INIT_ZERO = 0,
  117. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  118. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  119. parameter [31:0] STACKADDR = 32'h ffff_ffff,
  120. parameter [ 4:0] MASK_IRQ_REG = ENABLE_IRQ_QREGS ? 27 : 4,
  121. parameter USER_CONTEXTS = 1,
  122. parameter [ 0:0] ENABLE_IRQ_QREGS = USER_CONTEXTS > 0
  123. ) (
  124. input clk, resetn,
  125. input halt,
  126. output reg trap,
  127. input [31:0] progaddr_reset,
  128. input [31:0] progaddr_irq,
  129. output reg mem_valid,
  130. output reg mem_instr,
  131. input mem_ready,
  132. output reg [31:0] mem_addr,
  133. output reg [31:0] mem_wdata,
  134. output reg [ 3:0] mem_wstrb,
  135. input [31:0] mem_rdata,
  136. // Look-Ahead Interface
  137. output mem_la_read,
  138. output mem_la_write,
  139. output [31:0] mem_la_addr,
  140. output reg [31:0] mem_la_wdata,
  141. output reg [ 3:0] mem_la_wstrb,
  142. // Pico Co-Processor Interface (PCPI)
  143. output reg pcpi_valid,
  144. output reg [31:0] pcpi_insn,
  145. output [31:0] pcpi_rs1,
  146. output [31:0] pcpi_rs2,
  147. input pcpi_wr,
  148. input [31:0] pcpi_rd,
  149. input pcpi_wait,
  150. input pcpi_ready,
  151. // IRQ Interface
  152. input [31:0] irq,
  153. output reg [31:0] eoi,
  154. `ifdef RISCV_FORMAL
  155. output reg rvfi_valid,
  156. output reg [63:0] rvfi_order,
  157. output reg [31:0] rvfi_insn,
  158. output reg rvfi_trap,
  159. output reg rvfi_halt,
  160. output reg rvfi_intr,
  161. output reg [ 1:0] rvfi_mode,
  162. output reg [ 1:0] rvfi_ixl,
  163. output reg [ 4:0] rvfi_rs1_addr,
  164. output reg [ 4:0] rvfi_rs2_addr,
  165. output reg [31:0] rvfi_rs1_rdata,
  166. output reg [31:0] rvfi_rs2_rdata,
  167. output reg [ 4:0] rvfi_rd_addr,
  168. output reg [31:0] rvfi_rd_wdata,
  169. output reg [31:0] rvfi_pc_rdata,
  170. output reg [31:0] rvfi_pc_wdata,
  171. output reg [31:0] rvfi_mem_addr,
  172. output reg [ 3:0] rvfi_mem_rmask,
  173. output reg [ 3:0] rvfi_mem_wmask,
  174. output reg [31:0] rvfi_mem_rdata,
  175. output reg [31:0] rvfi_mem_wdata,
  176. output reg [63:0] rvfi_csr_mcycle_rmask,
  177. output reg [63:0] rvfi_csr_mcycle_wmask,
  178. output reg [63:0] rvfi_csr_mcycle_rdata,
  179. output reg [63:0] rvfi_csr_mcycle_wdata,
  180. output reg [63:0] rvfi_csr_minstret_rmask,
  181. output reg [63:0] rvfi_csr_minstret_wmask,
  182. output reg [63:0] rvfi_csr_minstret_rdata,
  183. output reg [63:0] rvfi_csr_minstret_wdata,
  184. `endif
  185. // Trace Interface
  186. output reg trace_valid,
  187. output reg [35:0] trace_data
  188. );
  189. localparam integer irq_timer = 0;
  190. localparam integer irq_ebreak = 1;
  191. localparam integer irq_buserror = 2;
  192. localparam integer xreg_count = ENABLE_REGS_16_31 ? 32 : 16;
  193. localparam integer xreg_bits = $clog2(xreg_count);
  194. localparam integer xreg_banks = USER_CONTEXTS + 1;
  195. localparam integer context_bits = $clog2(xreg_banks);
  196. localparam integer regfile_size = xreg_count * xreg_banks;
  197. localparam integer regfile_bits = $clog2(regfile_size);
  198. wire [regfile_bits-1:0] xreg_mask = xreg_count - 1;
  199. reg [context_bits-1:0] user_context;
  200. wire [regfile_bits-1:0] xreg_offset;
  201. assign xreg_offset[regfile_bits-1:xreg_bits] = irq_active ? 0 : user_context;
  202. assign xreg_offset[xreg_bits-1:0] = 0;
  203. localparam WITH_PCPI = ENABLE_PCPI || ENABLE_MUL || ENABLE_FAST_MUL || ENABLE_DIV;
  204. localparam [35:0] TRACE_BRANCH = {4'b 0001, 32'b 0};
  205. localparam [35:0] TRACE_ADDR = {4'b 0010, 32'b 0};
  206. localparam [35:0] TRACE_IRQ = {4'b 1000, 32'b 0};
  207. reg [63:0] count_cycle;
  208. localparam [63:0] count_cycle_mask = (1'b1 << COUNTER_CYCLE_WIDTH) - 1'b1;
  209. reg [63:0] count_instr;
  210. localparam [63:0] count_instr_mask = (1'b1 << COUNTER_INSTR_WIDTH) - 1'b1;
  211. reg [31:0] reg_pc, reg_next_pc, reg_mepc, reg_op1, reg_op2, reg_out;
  212. reg [4:0] reg_sh;
  213. reg [31:0] next_insn_opcode;
  214. reg [31:0] dbg_insn_opcode;
  215. reg [31:0] dbg_insn_addr;
  216. wire dbg_mem_valid = mem_valid;
  217. wire dbg_mem_instr = mem_instr;
  218. wire dbg_mem_ready = mem_ready;
  219. wire [31:0] dbg_mem_addr = mem_addr;
  220. wire [31:0] dbg_mem_wdata = mem_wdata;
  221. wire [ 3:0] dbg_mem_wstrb = mem_wstrb;
  222. wire [31:0] dbg_mem_rdata = mem_rdata;
  223. assign pcpi_rs1 = reg_op1;
  224. assign pcpi_rs2 = reg_op2;
  225. wire [31:0] next_pc;
  226. reg irq_delay;
  227. reg irq_active;
  228. reg [31:0] irq_mask;
  229. reg [31:0] irq_pending;
  230. reg [31:0] timer;
  231. reg [31:0] buserr_address;
  232. `ifndef PICORV32_REGS
  233. reg [31:0] cpuregs [0:regfile_size-1];
  234. integer i;
  235. initial begin
  236. if (REGS_INIT_ZERO) begin
  237. for (i = 0; i < regfile_size; i = i+1)
  238. cpuregs[i] = 0;
  239. end
  240. end
  241. `endif
  242. task empty_statement;
  243. // This task is used by the `assert directive in non-formal mode to
  244. // avoid empty statement (which are unsupported by plain Verilog syntax).
  245. begin end
  246. endtask
  247. `ifdef DEBUGREGS
  248. `define dr_reg(x) cpuregs[x | xreg_offset]
  249. wire [31:0] dbg_reg_x0 = 0;
  250. wire [31:0] dbg_reg_x1 = `dr_reg(1);
  251. wire [31:0] dbg_reg_x2 = `dr_reg(2);
  252. wire [31:0] dbg_reg_x3 = `dr_reg(3);
  253. wire [31:0] dbg_reg_x4 = `dr_reg(4);
  254. wire [31:0] dbg_reg_x5 = `dr_reg(5);
  255. wire [31:0] dbg_reg_x6 = `dr_reg(6);
  256. wire [31:0] dbg_reg_x7 = `dr_reg(7);
  257. wire [31:0] dbg_reg_x8 = `dr_reg(8);
  258. wire [31:0] dbg_reg_x9 = `dr_reg(9);
  259. wire [31:0] dbg_reg_x10 = `dr_reg(10);
  260. wire [31:0] dbg_reg_x11 = `dr_reg(11);
  261. wire [31:0] dbg_reg_x12 = `dr_reg(12);
  262. wire [31:0] dbg_reg_x13 = `dr_reg(13);
  263. wire [31:0] dbg_reg_x14 = `dr_reg(14);
  264. wire [31:0] dbg_reg_x15 = `dr_reg(15);
  265. wire [31:0] dbg_reg_x16 = `dr_reg(16);
  266. wire [31:0] dbg_reg_x17 = `dr_reg(17);
  267. wire [31:0] dbg_reg_x18 = `dr_reg(18);
  268. wire [31:0] dbg_reg_x19 = `dr_reg(19);
  269. wire [31:0] dbg_reg_x20 = `dr_reg(20);
  270. wire [31:0] dbg_reg_x21 = `dr_reg(21);
  271. wire [31:0] dbg_reg_x22 = `dr_reg(22);
  272. wire [31:0] dbg_reg_x23 = `dr_reg(23);
  273. wire [31:0] dbg_reg_x24 = `dr_reg(24);
  274. wire [31:0] dbg_reg_x25 = `dr_reg(25);
  275. wire [31:0] dbg_reg_x26 = `dr_reg(26);
  276. wire [31:0] dbg_reg_x27 = `dr_reg(27);
  277. wire [31:0] dbg_reg_x28 = `dr_reg(28);
  278. wire [31:0] dbg_reg_x29 = `dr_reg(29);
  279. wire [31:0] dbg_reg_x30 = `dr_reg(30);
  280. wire [31:0] dbg_reg_x31 = `dr_reg(31);
  281. `endif
  282. // Internal PCPI Cores
  283. wire pcpi_mul_wr;
  284. wire [31:0] pcpi_mul_rd;
  285. wire pcpi_mul_wait;
  286. wire pcpi_mul_ready;
  287. wire pcpi_div_wr;
  288. wire [31:0] pcpi_div_rd;
  289. wire pcpi_div_wait;
  290. wire pcpi_div_ready;
  291. reg pcpi_int_wr;
  292. reg [31:0] pcpi_int_rd;
  293. reg pcpi_int_wait;
  294. reg pcpi_int_ready;
  295. generate if (ENABLE_FAST_MUL) begin
  296. picorv32_pcpi_fast_mul pcpi_mul (
  297. .clk (clk ),
  298. .resetn (resetn ),
  299. .pcpi_valid(pcpi_valid ),
  300. .pcpi_insn (pcpi_insn ),
  301. .pcpi_rs1 (pcpi_rs1 ),
  302. .pcpi_rs2 (pcpi_rs2 ),
  303. .pcpi_wr (pcpi_mul_wr ),
  304. .pcpi_rd (pcpi_mul_rd ),
  305. .pcpi_wait (pcpi_mul_wait ),
  306. .pcpi_ready(pcpi_mul_ready )
  307. );
  308. end else if (ENABLE_MUL) begin
  309. picorv32_pcpi_mul pcpi_mul (
  310. .clk (clk ),
  311. .resetn (resetn ),
  312. .pcpi_valid(pcpi_valid ),
  313. .pcpi_insn (pcpi_insn ),
  314. .pcpi_rs1 (pcpi_rs1 ),
  315. .pcpi_rs2 (pcpi_rs2 ),
  316. .pcpi_wr (pcpi_mul_wr ),
  317. .pcpi_rd (pcpi_mul_rd ),
  318. .pcpi_wait (pcpi_mul_wait ),
  319. .pcpi_ready(pcpi_mul_ready )
  320. );
  321. end else begin
  322. assign pcpi_mul_wr = 0;
  323. assign pcpi_mul_rd = 32'bx;
  324. assign pcpi_mul_wait = 0;
  325. assign pcpi_mul_ready = 0;
  326. end endgenerate
  327. generate if (ENABLE_DIV) begin
  328. picorv32_pcpi_div pcpi_div (
  329. .clk (clk ),
  330. .resetn (resetn ),
  331. .pcpi_valid(pcpi_valid ),
  332. .pcpi_insn (pcpi_insn ),
  333. .pcpi_rs1 (pcpi_rs1 ),
  334. .pcpi_rs2 (pcpi_rs2 ),
  335. .pcpi_wr (pcpi_div_wr ),
  336. .pcpi_rd (pcpi_div_rd ),
  337. .pcpi_wait (pcpi_div_wait ),
  338. .pcpi_ready(pcpi_div_ready )
  339. );
  340. end else begin
  341. assign pcpi_div_wr = 0;
  342. assign pcpi_div_rd = 32'bx;
  343. assign pcpi_div_wait = 0;
  344. assign pcpi_div_ready = 0;
  345. end endgenerate
  346. always @* begin
  347. pcpi_int_wr = 0;
  348. pcpi_int_rd = 32'bx;
  349. pcpi_int_wait = |{ENABLE_PCPI && pcpi_wait, (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_wait, ENABLE_DIV && pcpi_div_wait};
  350. pcpi_int_ready = |{ENABLE_PCPI && pcpi_ready, (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_ready, ENABLE_DIV && pcpi_div_ready};
  351. (* parallel_case *)
  352. case (1'b1)
  353. ENABLE_PCPI && pcpi_ready: begin
  354. pcpi_int_wr = ENABLE_PCPI ? pcpi_wr : 0;
  355. pcpi_int_rd = ENABLE_PCPI ? pcpi_rd : 0;
  356. end
  357. (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_ready: begin
  358. pcpi_int_wr = pcpi_mul_wr;
  359. pcpi_int_rd = pcpi_mul_rd;
  360. end
  361. ENABLE_DIV && pcpi_div_ready: begin
  362. pcpi_int_wr = pcpi_div_wr;
  363. pcpi_int_rd = pcpi_div_rd;
  364. end
  365. endcase
  366. end
  367. // Memory Interface
  368. reg [1:0] mem_state;
  369. reg [1:0] mem_wordsize;
  370. reg [31:0] mem_rdata_word;
  371. reg [31:0] mem_rdata_q;
  372. reg mem_do_prefetch;
  373. reg mem_do_rinst;
  374. reg mem_do_rdata;
  375. reg mem_do_wdata;
  376. wire mem_xfer;
  377. reg mem_la_secondword, mem_la_firstword_reg, last_mem_valid;
  378. wire mem_la_firstword = COMPRESSED_ISA && (mem_do_prefetch || mem_do_rinst) && next_pc[1] && !mem_la_secondword;
  379. wire mem_la_firstword_xfer = COMPRESSED_ISA && mem_xfer && (!last_mem_valid ? mem_la_firstword : mem_la_firstword_reg);
  380. reg prefetched_high_word;
  381. reg clear_prefetched_high_word;
  382. reg [15:0] mem_16bit_buffer;
  383. wire [31:0] mem_rdata_latched_noshuffle;
  384. wire [31:0] mem_rdata_latched;
  385. wire mem_la_use_prefetched_high_word = COMPRESSED_ISA && mem_la_firstword && prefetched_high_word && !clear_prefetched_high_word;
  386. assign mem_xfer = (mem_valid && mem_ready) || (mem_la_use_prefetched_high_word && mem_do_rinst);
  387. wire mem_busy = |{mem_do_prefetch, mem_do_rinst, mem_do_rdata, mem_do_wdata};
  388. wire mem_done = resetn && ((mem_xfer && |mem_state && (mem_do_rinst || mem_do_rdata || mem_do_wdata)) || (&mem_state && mem_do_rinst)) &&
  389. (!mem_la_firstword || (~&mem_rdata_latched[1:0] && mem_xfer));
  390. assign mem_la_write = resetn && !mem_state && mem_do_wdata;
  391. assign mem_la_read = resetn && ((!mem_la_use_prefetched_high_word && !mem_state && (mem_do_rinst || mem_do_prefetch || mem_do_rdata)) ||
  392. (COMPRESSED_ISA && mem_xfer && (!last_mem_valid ? mem_la_firstword : mem_la_firstword_reg) && !mem_la_secondword && &mem_rdata_latched[1:0]));
  393. assign mem_la_addr = (mem_do_prefetch || mem_do_rinst) ? {next_pc[31:2] + mem_la_firstword_xfer, 2'b00} : {reg_op1[31:2], 2'b00};
  394. assign mem_rdata_latched_noshuffle = (mem_xfer || LATCHED_MEM_RDATA) ? mem_rdata : mem_rdata_q;
  395. assign mem_rdata_latched = COMPRESSED_ISA && mem_la_use_prefetched_high_word ? {16'bx, mem_16bit_buffer} :
  396. COMPRESSED_ISA && mem_la_secondword ? {mem_rdata_latched_noshuffle[15:0], mem_16bit_buffer} :
  397. COMPRESSED_ISA && mem_la_firstword ? {16'bx, mem_rdata_latched_noshuffle[31:16]} : mem_rdata_latched_noshuffle;
  398. always @(posedge clk) begin
  399. if (!resetn) begin
  400. mem_la_firstword_reg <= 0;
  401. last_mem_valid <= 0;
  402. end else if (~halt) begin
  403. if (!last_mem_valid)
  404. mem_la_firstword_reg <= mem_la_firstword;
  405. last_mem_valid <= mem_valid && !mem_ready;
  406. end
  407. end
  408. always @* begin
  409. (* full_case *)
  410. case (mem_wordsize)
  411. 0: begin
  412. mem_la_wdata = reg_op2;
  413. mem_la_wstrb = 4'b1111;
  414. mem_rdata_word = mem_rdata;
  415. end
  416. 1: begin
  417. mem_la_wdata = {2{reg_op2[15:0]}};
  418. mem_la_wstrb = reg_op1[1] ? 4'b1100 : 4'b0011;
  419. case (reg_op1[1])
  420. 1'b0: mem_rdata_word = {16'b0, mem_rdata[15: 0]};
  421. 1'b1: mem_rdata_word = {16'b0, mem_rdata[31:16]};
  422. endcase
  423. end
  424. 2: begin
  425. mem_la_wdata = {4{reg_op2[7:0]}};
  426. mem_la_wstrb = 4'b0001 << reg_op1[1:0];
  427. case (reg_op1[1:0])
  428. 2'b00: mem_rdata_word = {24'b0, mem_rdata[ 7: 0]};
  429. 2'b01: mem_rdata_word = {24'b0, mem_rdata[15: 8]};
  430. 2'b10: mem_rdata_word = {24'b0, mem_rdata[23:16]};
  431. 2'b11: mem_rdata_word = {24'b0, mem_rdata[31:24]};
  432. endcase
  433. end
  434. endcase
  435. end
  436. always @(posedge clk) begin
  437. if (mem_xfer) begin
  438. mem_rdata_q <= COMPRESSED_ISA ? mem_rdata_latched : mem_rdata;
  439. next_insn_opcode <= COMPRESSED_ISA ? mem_rdata_latched : mem_rdata;
  440. end
  441. if (COMPRESSED_ISA && mem_done && (mem_do_prefetch || mem_do_rinst)) begin
  442. case (mem_rdata_latched[1:0])
  443. 2'b00: begin // Quadrant 0
  444. case (mem_rdata_latched[15:13])
  445. 3'b000: begin // C.ADDI4SPN
  446. mem_rdata_q[14:12] <= 3'b000;
  447. mem_rdata_q[31:20] <= {2'b0, mem_rdata_latched[10:7], mem_rdata_latched[12:11], mem_rdata_latched[5], mem_rdata_latched[6], 2'b00};
  448. end
  449. 3'b010: begin // C.LW
  450. mem_rdata_q[31:20] <= {5'b0, mem_rdata_latched[5], mem_rdata_latched[12:10], mem_rdata_latched[6], 2'b00};
  451. mem_rdata_q[14:12] <= 3'b 010;
  452. end
  453. 3'b 110: begin // C.SW
  454. {mem_rdata_q[31:25], mem_rdata_q[11:7]} <= {5'b0, mem_rdata_latched[5], mem_rdata_latched[12:10], mem_rdata_latched[6], 2'b00};
  455. mem_rdata_q[14:12] <= 3'b 010;
  456. end
  457. endcase
  458. end
  459. 2'b01: begin // Quadrant 1
  460. case (mem_rdata_latched[15:13])
  461. 3'b 000: begin // C.ADDI
  462. mem_rdata_q[14:12] <= 3'b000;
  463. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  464. end
  465. 3'b 010: begin // C.LI
  466. mem_rdata_q[14:12] <= 3'b000;
  467. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  468. end
  469. 3'b 011: begin
  470. if (mem_rdata_latched[11:7] == 2) begin // C.ADDI16SP
  471. mem_rdata_q[14:12] <= 3'b000;
  472. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[4:3],
  473. mem_rdata_latched[5], mem_rdata_latched[2], mem_rdata_latched[6], 4'b 0000});
  474. end else begin // C.LUI
  475. mem_rdata_q[31:12] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  476. end
  477. end
  478. 3'b100: begin
  479. if (mem_rdata_latched[11:10] == 2'b00) begin // C.SRLI
  480. mem_rdata_q[31:25] <= 7'b0000000;
  481. mem_rdata_q[14:12] <= 3'b 101;
  482. end
  483. if (mem_rdata_latched[11:10] == 2'b01) begin // C.SRAI
  484. mem_rdata_q[31:25] <= 7'b0100000;
  485. mem_rdata_q[14:12] <= 3'b 101;
  486. end
  487. if (mem_rdata_latched[11:10] == 2'b10) begin // C.ANDI
  488. mem_rdata_q[14:12] <= 3'b111;
  489. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  490. end
  491. if (mem_rdata_latched[12:10] == 3'b011) begin // C.SUB, C.XOR, C.OR, C.AND
  492. if (mem_rdata_latched[6:5] == 2'b00) mem_rdata_q[14:12] <= 3'b000;
  493. if (mem_rdata_latched[6:5] == 2'b01) mem_rdata_q[14:12] <= 3'b100;
  494. if (mem_rdata_latched[6:5] == 2'b10) mem_rdata_q[14:12] <= 3'b110;
  495. if (mem_rdata_latched[6:5] == 2'b11) mem_rdata_q[14:12] <= 3'b111;
  496. mem_rdata_q[31:25] <= mem_rdata_latched[6:5] == 2'b00 ? 7'b0100000 : 7'b0000000;
  497. end
  498. end
  499. 3'b 110: begin // C.BEQZ
  500. mem_rdata_q[14:12] <= 3'b000;
  501. { mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8] } <=
  502. $signed({mem_rdata_latched[12], mem_rdata_latched[6:5], mem_rdata_latched[2],
  503. mem_rdata_latched[11:10], mem_rdata_latched[4:3]});
  504. end
  505. 3'b 111: begin // C.BNEZ
  506. mem_rdata_q[14:12] <= 3'b001;
  507. { mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8] } <=
  508. $signed({mem_rdata_latched[12], mem_rdata_latched[6:5], mem_rdata_latched[2],
  509. mem_rdata_latched[11:10], mem_rdata_latched[4:3]});
  510. end
  511. endcase
  512. end
  513. 2'b10: begin // Quadrant 2
  514. case (mem_rdata_latched[15:13])
  515. 3'b000: begin // C.SLLI
  516. mem_rdata_q[31:25] <= 7'b0000000;
  517. mem_rdata_q[14:12] <= 3'b 001;
  518. end
  519. 3'b010: begin // C.LWSP
  520. mem_rdata_q[31:20] <= {4'b0, mem_rdata_latched[3:2], mem_rdata_latched[12], mem_rdata_latched[6:4], 2'b00};
  521. mem_rdata_q[14:12] <= 3'b 010;
  522. end
  523. 3'b100: begin
  524. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] == 0) begin // C.JR
  525. mem_rdata_q[14:12] <= 3'b000;
  526. mem_rdata_q[31:20] <= 12'b0;
  527. end
  528. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] != 0) begin // C.MV
  529. mem_rdata_q[14:12] <= 3'b000;
  530. mem_rdata_q[31:25] <= 7'b0000000;
  531. end
  532. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JALR
  533. mem_rdata_q[14:12] <= 3'b000;
  534. mem_rdata_q[31:20] <= 12'b0;
  535. end
  536. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[6:2] != 0) begin // C.ADD
  537. mem_rdata_q[14:12] <= 3'b000;
  538. mem_rdata_q[31:25] <= 7'b0000000;
  539. end
  540. end
  541. 3'b110: begin // C.SWSP
  542. {mem_rdata_q[31:25], mem_rdata_q[11:7]} <= {4'b0, mem_rdata_latched[8:7], mem_rdata_latched[12:9], 2'b00};
  543. mem_rdata_q[14:12] <= 3'b 010;
  544. end
  545. endcase
  546. end
  547. endcase
  548. end
  549. end
  550. always @(posedge clk) begin
  551. if (resetn && !trap) begin
  552. if (mem_do_prefetch || mem_do_rinst || mem_do_rdata)
  553. `assert(!mem_do_wdata);
  554. if (mem_do_prefetch || mem_do_rinst)
  555. `assert(!mem_do_rdata);
  556. if (mem_do_rdata)
  557. `assert(!mem_do_prefetch && !mem_do_rinst);
  558. if (mem_do_wdata)
  559. `assert(!(mem_do_prefetch || mem_do_rinst || mem_do_rdata));
  560. if (mem_state == 2 || mem_state == 3)
  561. `assert(mem_valid || mem_do_prefetch);
  562. end
  563. end
  564. always @(posedge clk) begin
  565. if (!resetn || trap) begin
  566. if (!resetn)
  567. mem_state <= 0;
  568. if (!resetn || mem_ready)
  569. mem_valid <= 0;
  570. mem_la_secondword <= 0;
  571. prefetched_high_word <= 0;
  572. end else begin
  573. if (mem_la_read || mem_la_write) begin
  574. mem_addr <= mem_la_addr;
  575. mem_wstrb <= mem_la_wstrb & {4{mem_la_write}};
  576. end
  577. if (mem_la_write) begin
  578. mem_wdata <= mem_la_wdata;
  579. end
  580. case (mem_state)
  581. 0: begin
  582. if (mem_do_prefetch || mem_do_rinst || mem_do_rdata) begin
  583. mem_valid <= !mem_la_use_prefetched_high_word;
  584. mem_instr <= mem_do_prefetch || mem_do_rinst;
  585. mem_wstrb <= 0;
  586. mem_state <= 1;
  587. end
  588. if (mem_do_wdata) begin
  589. mem_valid <= 1;
  590. mem_instr <= 0;
  591. mem_state <= 2;
  592. end
  593. end
  594. 1: begin
  595. `assert(mem_wstrb == 0);
  596. `assert(mem_do_prefetch || mem_do_rinst || mem_do_rdata);
  597. `assert(mem_valid == !mem_la_use_prefetched_high_word);
  598. `assert(mem_instr == (mem_do_prefetch || mem_do_rinst));
  599. if (mem_xfer) begin
  600. if (COMPRESSED_ISA && mem_la_read) begin
  601. mem_valid <= 1;
  602. mem_la_secondword <= 1;
  603. if (!mem_la_use_prefetched_high_word)
  604. mem_16bit_buffer <= mem_rdata[31:16];
  605. end else begin
  606. mem_valid <= 0;
  607. mem_la_secondword <= 0;
  608. if (COMPRESSED_ISA && !mem_do_rdata) begin
  609. if (~&mem_rdata[1:0] || mem_la_secondword) begin
  610. mem_16bit_buffer <= mem_rdata[31:16];
  611. prefetched_high_word <= 1;
  612. end else begin
  613. prefetched_high_word <= 0;
  614. end
  615. end
  616. mem_state <= mem_do_rinst || mem_do_rdata ? 0 : 3;
  617. end
  618. end
  619. end
  620. 2: begin
  621. `assert(mem_wstrb != 0);
  622. `assert(mem_do_wdata);
  623. if (mem_xfer) begin
  624. mem_valid <= 0;
  625. mem_state <= 0;
  626. end
  627. end
  628. 3: begin
  629. `assert(mem_wstrb == 0);
  630. `assert(mem_do_prefetch);
  631. if (mem_do_rinst) begin
  632. mem_state <= 0;
  633. end
  634. end
  635. endcase
  636. end
  637. if (clear_prefetched_high_word)
  638. prefetched_high_word <= 0;
  639. end
  640. // Instruction Decoder
  641. reg instr_lui, instr_auipc, instr_jal, instr_jalr;
  642. reg instr_beq, instr_bne, instr_blt, instr_bge, instr_bltu, instr_bgeu;
  643. reg instr_lb, instr_lh, instr_lw, instr_lbu, instr_lhu, instr_sb, instr_sh, instr_sw;
  644. reg instr_addi, instr_slti, instr_sltiu, instr_xori, instr_ori, instr_andi, instr_slli, instr_srli, instr_srai;
  645. reg instr_add, instr_sub, instr_sll, instr_slt, instr_sltu, instr_xor, instr_srl, instr_sra, instr_or, instr_and;
  646. reg instr_csrr, instr_ecall_ebreak;
  647. reg instr_addqxi, instr_addxqi, instr_retirq, instr_maskirq, instr_waitirq, instr_timer, instr_pollirq;
  648. reg instr_ctz;
  649. reg [2:0] instr_funct2;
  650. wire instr_trap;
  651. reg [regfile_bits-1:0] decoded_rd, decoded_rs1, decoded_rs2;
  652. reg [31:0] decoded_imm, decoded_imm_j;
  653. reg decoder_trigger;
  654. reg decoder_trigger_q;
  655. reg decoder_pseudo_trigger;
  656. reg decoder_pseudo_trigger_q;
  657. reg compressed_instr;
  658. reg is_lui_auipc_jal;
  659. reg is_lb_lh_lw_lbu_lhu;
  660. reg is_slli_srli_srai;
  661. reg is_jalr_addi_slti_sltiu_xori_ori_andi_addqxi;
  662. reg is_sb_sh_sw;
  663. reg is_sll_srl_sra;
  664. reg is_lui_auipc_jal_jalr_addi_add_sub_addqxi;
  665. reg is_slti_blt_slt;
  666. reg is_sltiu_bltu_sltu;
  667. reg is_beq_bne_blt_bge_bltu_bgeu;
  668. reg is_lbu_lhu_lw;
  669. reg is_alu_reg_imm;
  670. reg is_alu_reg_reg;
  671. reg is_compare;
  672. reg is_addqxi;
  673. assign instr_trap = (CATCH_ILLINSN || WITH_PCPI) && !{instr_lui, instr_auipc, instr_jal, instr_jalr,
  674. instr_beq, instr_bne, instr_blt, instr_bge, instr_bltu, instr_bgeu,
  675. instr_lb, instr_lh, instr_lw, instr_lbu, instr_lhu, instr_sb, instr_sh, instr_sw,
  676. instr_addi, instr_slti, instr_sltiu, instr_xori, instr_ori, instr_andi, instr_slli, instr_srli, instr_srai,
  677. instr_add, instr_sub, instr_sll, instr_slt, instr_sltu, instr_xor, instr_srl, instr_sra, instr_or, instr_and,
  678. instr_csrr, instr_addqxi, instr_retirq, instr_maskirq, instr_waitirq, instr_timer, instr_pollirq, instr_ctz};
  679. reg [63:0] new_ascii_instr;
  680. `FORMAL_KEEP reg [63:0] dbg_ascii_instr;
  681. `FORMAL_KEEP reg [31:0] dbg_insn_imm;
  682. `FORMAL_KEEP reg [4:0] dbg_insn_rs1;
  683. `FORMAL_KEEP reg [4:0] dbg_insn_rs2;
  684. `FORMAL_KEEP reg [4:0] dbg_insn_rd;
  685. `FORMAL_KEEP reg [31:0] dbg_rs1val;
  686. `FORMAL_KEEP reg [31:0] dbg_rs2val;
  687. `FORMAL_KEEP reg dbg_rs1val_valid;
  688. `FORMAL_KEEP reg dbg_rs2val_valid;
  689. always @* begin
  690. new_ascii_instr = "";
  691. if (instr_lui) new_ascii_instr = "lui";
  692. if (instr_auipc) new_ascii_instr = "auipc";
  693. if (instr_jal) new_ascii_instr = "jal";
  694. if (instr_jalr) new_ascii_instr = "jalr";
  695. if (instr_beq) new_ascii_instr = "beq";
  696. if (instr_bne) new_ascii_instr = "bne";
  697. if (instr_blt) new_ascii_instr = "blt";
  698. if (instr_bge) new_ascii_instr = "bge";
  699. if (instr_bltu) new_ascii_instr = "bltu";
  700. if (instr_bgeu) new_ascii_instr = "bgeu";
  701. if (instr_lb) new_ascii_instr = "lb";
  702. if (instr_lh) new_ascii_instr = "lh";
  703. if (instr_lw) new_ascii_instr = "lw";
  704. if (instr_lbu) new_ascii_instr = "lbu";
  705. if (instr_lhu) new_ascii_instr = "lhu";
  706. if (instr_sb) new_ascii_instr = "sb";
  707. if (instr_sh) new_ascii_instr = "sh";
  708. if (instr_sw) new_ascii_instr = "sw";
  709. if (instr_addi) new_ascii_instr = "addi";
  710. if (instr_slti) new_ascii_instr = "slti";
  711. if (instr_sltiu) new_ascii_instr = "sltiu";
  712. if (instr_xori) new_ascii_instr = "xori";
  713. if (instr_ori) new_ascii_instr = "ori";
  714. if (instr_andi) new_ascii_instr = "andi";
  715. if (instr_slli) new_ascii_instr = "slli";
  716. if (instr_srli) new_ascii_instr = "srli";
  717. if (instr_srai) new_ascii_instr = "srai";
  718. if (instr_add) new_ascii_instr = "add";
  719. if (instr_sub) new_ascii_instr = "sub";
  720. if (instr_sll) new_ascii_instr = "sll";
  721. if (instr_slt) new_ascii_instr = "slt";
  722. if (instr_sltu) new_ascii_instr = "sltu";
  723. if (instr_xor) new_ascii_instr = "xor";
  724. if (instr_srl) new_ascii_instr = "srl";
  725. if (instr_sra) new_ascii_instr = "sra";
  726. if (instr_or) new_ascii_instr = "or";
  727. if (instr_and) new_ascii_instr = "and";
  728. if (instr_csrr) new_ascii_instr = "csrr";
  729. if (instr_ctz) new_ascii_instr = "ctz";
  730. if (instr_addqxi) new_ascii_instr = "addqxi";
  731. if (instr_addxqi) new_ascii_instr = "addxqi";
  732. if (instr_retirq) new_ascii_instr = "mret";
  733. if (instr_maskirq) new_ascii_instr = "maskirq";
  734. if (instr_waitirq) new_ascii_instr = "waitirq";
  735. if (instr_timer) new_ascii_instr = "timer";
  736. if (instr_pollirq) new_ascii_instr = "pollirq";
  737. end
  738. reg [63:0] q_ascii_instr;
  739. reg [31:0] q_insn_imm;
  740. reg [31:0] q_insn_opcode;
  741. reg [4:0] q_insn_rs1;
  742. reg [4:0] q_insn_rs2;
  743. reg [4:0] q_insn_rd;
  744. reg dbg_next;
  745. wire launch_next_insn;
  746. reg dbg_valid_insn;
  747. reg [63:0] cached_ascii_instr;
  748. reg [31:0] cached_insn_imm;
  749. reg [31:0] cached_insn_opcode;
  750. reg [4:0] cached_insn_rs1;
  751. reg [4:0] cached_insn_rs2;
  752. reg [4:0] cached_insn_rd;
  753. always @(posedge clk) begin
  754. q_ascii_instr <= dbg_ascii_instr;
  755. q_insn_imm <= dbg_insn_imm;
  756. q_insn_opcode <= dbg_insn_opcode;
  757. q_insn_rs1 <= dbg_insn_rs1;
  758. q_insn_rs2 <= dbg_insn_rs2;
  759. q_insn_rd <= dbg_insn_rd;
  760. dbg_next <= launch_next_insn;
  761. if (!resetn || trap)
  762. dbg_valid_insn <= 0;
  763. else if (launch_next_insn)
  764. dbg_valid_insn <= 1;
  765. if (decoder_trigger_q) begin
  766. cached_ascii_instr <= new_ascii_instr;
  767. cached_insn_imm <= decoded_imm;
  768. if (&next_insn_opcode[1:0])
  769. cached_insn_opcode <= next_insn_opcode;
  770. else
  771. cached_insn_opcode <= {16'b0, next_insn_opcode[15:0]};
  772. cached_insn_rs1 <= decoded_rs1;
  773. cached_insn_rs2 <= decoded_rs2;
  774. cached_insn_rd <= decoded_rd;
  775. end
  776. if (launch_next_insn) begin
  777. dbg_insn_addr <= next_pc;
  778. end
  779. end
  780. always @* begin
  781. dbg_ascii_instr = q_ascii_instr;
  782. dbg_insn_imm = q_insn_imm;
  783. dbg_insn_opcode = q_insn_opcode;
  784. dbg_insn_rs1 = q_insn_rs1;
  785. dbg_insn_rs2 = q_insn_rs2;
  786. dbg_insn_rd = q_insn_rd;
  787. if (dbg_next) begin
  788. if (decoder_pseudo_trigger_q) begin
  789. dbg_ascii_instr = cached_ascii_instr;
  790. dbg_insn_imm = cached_insn_imm;
  791. dbg_insn_opcode = cached_insn_opcode;
  792. dbg_insn_rs1 = cached_insn_rs1;
  793. dbg_insn_rs2 = cached_insn_rs2;
  794. dbg_insn_rd = cached_insn_rd;
  795. end else begin
  796. dbg_ascii_instr = new_ascii_instr;
  797. if (&next_insn_opcode[1:0])
  798. dbg_insn_opcode = next_insn_opcode;
  799. else
  800. dbg_insn_opcode = {16'b0, next_insn_opcode[15:0]};
  801. dbg_insn_imm = decoded_imm;
  802. dbg_insn_rs1 = decoded_rs1;
  803. dbg_insn_rs2 = decoded_rs2;
  804. dbg_insn_rd = decoded_rd;
  805. end
  806. end
  807. end
  808. `ifdef DEBUGASM
  809. always @(posedge clk) begin
  810. if (dbg_next) begin
  811. $display("debugasm %x %x %s", dbg_insn_addr, dbg_insn_opcode, dbg_ascii_instr ? dbg_ascii_instr : "*");
  812. end
  813. end
  814. `endif
  815. `ifdef DEBUG
  816. always @(posedge clk) begin
  817. if (dbg_next) begin
  818. if (&dbg_insn_opcode[1:0])
  819. $display("DECODE: 0x%08x 0x%08x %-0s", dbg_insn_addr, dbg_insn_opcode, dbg_ascii_instr ? dbg_ascii_instr : "UNKNOWN");
  820. else
  821. $display("DECODE: 0x%08x 0x%04x %-0s", dbg_insn_addr, dbg_insn_opcode[15:0], dbg_ascii_instr ? dbg_ascii_instr : "UNKNOWN");
  822. end
  823. end
  824. `endif
  825. // hpa: retirq opcode changed to mret, so
  826. // __attribute__((interrupt)) works in gcc
  827. wire instr_la_retirq = ENABLE_IRQ &&
  828. (mem_rdata_latched[6:0] == 7'b1110011 && mem_rdata_latched[31:25] == 7'b0011000);
  829. always @(posedge clk) begin
  830. is_lui_auipc_jal <= |{instr_lui, instr_auipc, instr_jal};
  831. is_lui_auipc_jal_jalr_addi_add_sub_addqxi <= |{instr_lui, instr_auipc, instr_jal, instr_jalr, instr_addi, instr_add, instr_sub, instr_addqxi};
  832. is_slti_blt_slt <= |{instr_slti, instr_blt, instr_slt};
  833. is_sltiu_bltu_sltu <= |{instr_sltiu, instr_bltu, instr_sltu};
  834. is_lbu_lhu_lw <= |{instr_lbu, instr_lhu, instr_lw};
  835. is_compare <= |{is_beq_bne_blt_bge_bltu_bgeu, instr_slti, instr_slt, instr_sltiu, instr_sltu};
  836. if (mem_do_rinst && mem_done) begin
  837. instr_lui <= mem_rdata_latched[6:0] == 7'b0110111;
  838. instr_auipc <= mem_rdata_latched[6:0] == 7'b0010111;
  839. instr_jal <= mem_rdata_latched[6:0] == 7'b1101111;
  840. instr_jalr <= mem_rdata_latched[6:0] == 7'b1100111 && mem_rdata_latched[14:12] == 3'b000;
  841. instr_retirq <= instr_la_retirq;
  842. is_beq_bne_blt_bge_bltu_bgeu <= mem_rdata_latched[6:0] == 7'b1100011;
  843. is_lb_lh_lw_lbu_lhu <= mem_rdata_latched[6:0] == 7'b0000011;
  844. is_sb_sh_sw <= mem_rdata_latched[6:0] == 7'b0100011;
  845. is_alu_reg_imm <= mem_rdata_latched[6:0] == 7'b0010011;
  846. is_alu_reg_reg <= mem_rdata_latched[6:0] == 7'b0110011;
  847. { decoded_imm_j[31:20], decoded_imm_j[10:1], decoded_imm_j[11], decoded_imm_j[19:12], decoded_imm_j[0] } <= $signed({mem_rdata_latched[31:12], 1'b0});
  848. decoded_rd <= mem_rdata_latched[11:7];
  849. decoded_rs1 <= mem_rdata_latched[19:15];
  850. decoded_rs2 <= mem_rdata_latched[24:20];
  851. compressed_instr <= 0;
  852. if (COMPRESSED_ISA && mem_rdata_latched[1:0] != 2'b11) begin
  853. compressed_instr <= 1;
  854. decoded_rd <= 0;
  855. decoded_rs1 <= 0;
  856. decoded_rs2 <= 0;
  857. { decoded_imm_j[31:11], decoded_imm_j[4], decoded_imm_j[9:8], decoded_imm_j[10], decoded_imm_j[6],
  858. decoded_imm_j[7], decoded_imm_j[3:1], decoded_imm_j[5], decoded_imm_j[0] } <= $signed({mem_rdata_latched[12:2], 1'b0});
  859. case (mem_rdata_latched[1:0])
  860. 2'b00: begin // Quadrant 0
  861. case (mem_rdata_latched[15:13])
  862. 3'b000: begin // C.ADDI4SPN
  863. is_alu_reg_imm <= |mem_rdata_latched[12:5];
  864. decoded_rs1 <= 2;
  865. decoded_rd <= 8 + mem_rdata_latched[4:2];
  866. end
  867. 3'b010: begin // C.LW
  868. is_lb_lh_lw_lbu_lhu <= 1;
  869. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  870. decoded_rd <= 8 + mem_rdata_latched[4:2];
  871. end
  872. 3'b110: begin // C.SW
  873. is_sb_sh_sw <= 1;
  874. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  875. decoded_rs2 <= 8 + mem_rdata_latched[4:2];
  876. end
  877. endcase
  878. end
  879. 2'b01: begin // Quadrant 1
  880. case (mem_rdata_latched[15:13])
  881. 3'b000: begin // C.NOP / C.ADDI
  882. is_alu_reg_imm <= 1;
  883. decoded_rd <= mem_rdata_latched[11:7];
  884. decoded_rs1 <= mem_rdata_latched[11:7];
  885. end
  886. 3'b001: begin // C.JAL
  887. instr_jal <= 1;
  888. decoded_rd <= 1;
  889. end
  890. 3'b 010: begin // C.LI
  891. is_alu_reg_imm <= 1;
  892. decoded_rd <= mem_rdata_latched[11:7];
  893. decoded_rs1 <= 0;
  894. end
  895. 3'b 011: begin
  896. if (mem_rdata_latched[12] || mem_rdata_latched[6:2]) begin
  897. if (mem_rdata_latched[11:7] == 2) begin // C.ADDI16SP
  898. is_alu_reg_imm <= 1;
  899. decoded_rd <= mem_rdata_latched[11:7];
  900. decoded_rs1 <= mem_rdata_latched[11:7];
  901. end else begin // C.LUI
  902. instr_lui <= 1;
  903. decoded_rd <= mem_rdata_latched[11:7];
  904. decoded_rs1 <= 0;
  905. end
  906. end
  907. end
  908. 3'b100: begin
  909. if (!mem_rdata_latched[11] && !mem_rdata_latched[12]) begin // C.SRLI, C.SRAI
  910. is_alu_reg_imm <= 1;
  911. decoded_rd <= 8 + mem_rdata_latched[9:7];
  912. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  913. decoded_rs2 <= {mem_rdata_latched[12], mem_rdata_latched[6:2]};
  914. end
  915. if (mem_rdata_latched[11:10] == 2'b10) begin // C.ANDI
  916. is_alu_reg_imm <= 1;
  917. decoded_rd <= 8 + mem_rdata_latched[9:7];
  918. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  919. end
  920. if (mem_rdata_latched[12:10] == 3'b011) begin // C.SUB, C.XOR, C.OR, C.AND
  921. is_alu_reg_reg <= 1;
  922. decoded_rd <= 8 + mem_rdata_latched[9:7];
  923. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  924. decoded_rs2 <= 8 + mem_rdata_latched[4:2];
  925. end
  926. end
  927. 3'b101: begin // C.J
  928. instr_jal <= 1;
  929. end
  930. 3'b110: begin // C.BEQZ
  931. is_beq_bne_blt_bge_bltu_bgeu <= 1;
  932. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  933. decoded_rs2 <= 0;
  934. end
  935. 3'b111: begin // C.BNEZ
  936. is_beq_bne_blt_bge_bltu_bgeu <= 1;
  937. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  938. decoded_rs2 <= 0;
  939. end
  940. endcase
  941. end
  942. 2'b10: begin // Quadrant 2
  943. case (mem_rdata_latched[15:13])
  944. 3'b000: begin // C.SLLI
  945. if (!mem_rdata_latched[12]) begin
  946. is_alu_reg_imm <= 1;
  947. decoded_rd <= mem_rdata_latched[11:7];
  948. decoded_rs1 <= mem_rdata_latched[11:7];
  949. decoded_rs2 <= {mem_rdata_latched[12], mem_rdata_latched[6:2]};
  950. end
  951. end
  952. 3'b010: begin // C.LWSP
  953. if (mem_rdata_latched[11:7]) begin
  954. is_lb_lh_lw_lbu_lhu <= 1;
  955. decoded_rd <= mem_rdata_latched[11:7];
  956. decoded_rs1 <= 2;
  957. end
  958. end
  959. 3'b100: begin
  960. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JR
  961. instr_jalr <= 1;
  962. decoded_rd <= 0;
  963. decoded_rs1 <= mem_rdata_latched[11:7];
  964. end
  965. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] != 0) begin // C.MV
  966. is_alu_reg_reg <= 1;
  967. decoded_rd <= mem_rdata_latched[11:7];
  968. decoded_rs1 <= 0;
  969. decoded_rs2 <= mem_rdata_latched[6:2];
  970. end
  971. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JALR
  972. instr_jalr <= 1;
  973. decoded_rd <= 1;
  974. decoded_rs1 <= mem_rdata_latched[11:7];
  975. end
  976. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[6:2] != 0) begin // C.ADD
  977. is_alu_reg_reg <= 1;
  978. decoded_rd <= mem_rdata_latched[11:7];
  979. decoded_rs1 <= mem_rdata_latched[11:7];
  980. decoded_rs2 <= mem_rdata_latched[6:2];
  981. end
  982. end
  983. 3'b110: begin // C.SWSP
  984. is_sb_sh_sw <= 1;
  985. decoded_rs1 <= 2;
  986. decoded_rs2 <= mem_rdata_latched[6:2];
  987. end
  988. endcase
  989. end
  990. endcase
  991. end
  992. // hpa: IRQ bank switch support
  993. is_addqxi <= 0;
  994. if (ENABLE_IRQ && ENABLE_IRQ_QREGS)
  995. begin
  996. decoded_rd [regfile_bits-1:xreg_bits] <= irq_active ? 0 : user_context;
  997. decoded_rs1[regfile_bits-1:xreg_bits] <= irq_active ? 0 : user_context;
  998. decoded_rs2[regfile_bits-1:xreg_bits] <= irq_active ? 0 : user_context;
  999. // addqxi, addxqi
  1000. if (mem_rdata_latched[6:0] == 7'b0001011 && mem_rdata_latched[14:13] == 2'b01) begin
  1001. is_addqxi <= 1; // True for both addqxi and addxqi
  1002. decoded_rd [regfile_bits-1:xreg_bits] <= ~mem_rdata_latched[12] ? 0 : user_context;
  1003. decoded_rs1[regfile_bits-1:xreg_bits] <= mem_rdata_latched[12] ? 0 : user_context;
  1004. end
  1005. end
  1006. end // if (mem_do_rinst && mem_done)
  1007. if (decoder_trigger && !decoder_pseudo_trigger) begin
  1008. pcpi_insn <= WITH_PCPI ? mem_rdata_q : 'bx;
  1009. instr_beq <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b000;
  1010. instr_bne <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b001;
  1011. instr_blt <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b100;
  1012. instr_bge <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b101;
  1013. instr_bltu <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b110;
  1014. instr_bgeu <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b111;
  1015. instr_lb <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b000;
  1016. instr_lh <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b001;
  1017. instr_lw <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b010;
  1018. instr_lbu <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b100;
  1019. instr_lhu <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b101;
  1020. instr_sb <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b000;
  1021. instr_sh <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b001;
  1022. instr_sw <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b010;
  1023. instr_addi <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b000;
  1024. instr_slti <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b010;
  1025. instr_sltiu <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b011;
  1026. instr_xori <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b100;
  1027. instr_ori <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b110;
  1028. instr_andi <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b111;
  1029. instr_slli <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000;
  1030. instr_srli <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000;
  1031. instr_srai <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000;
  1032. instr_add <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000000;
  1033. instr_sub <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0100000;
  1034. instr_sll <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000;
  1035. instr_slt <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b010 && mem_rdata_q[31:25] == 7'b0000000;
  1036. instr_sltu <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b011 && mem_rdata_q[31:25] == 7'b0000000;
  1037. instr_xor <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b100 && mem_rdata_q[31:25] == 7'b0000000;
  1038. instr_srl <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000;
  1039. instr_sra <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000;
  1040. instr_or <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b110 && mem_rdata_q[31:25] == 7'b0000000;
  1041. instr_and <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b111 && mem_rdata_q[31:25] == 7'b0000000;
  1042. instr_ctz <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'h30 &&
  1043. mem_rdata_q[24:20] == 5'h01;
  1044. instr_csrr <= (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[13:12] != 2'b00);
  1045. instr_ecall_ebreak <= ((mem_rdata_q[6:0] == 7'b1110011 && !mem_rdata_q[13:12]) ||
  1046. (COMPRESSED_ISA && mem_rdata_q[15:0] == 16'h9002));
  1047. instr_maskirq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000011 && ENABLE_IRQ;
  1048. instr_waitirq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000100 && ENABLE_IRQ;
  1049. instr_timer <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000101 && ENABLE_IRQ && ENABLE_IRQ_TIMER;
  1050. instr_pollirq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000110 && ENABLE_IRQ;
  1051. // instr_addqxi includes addxqi; instr_addxqi is only used for debug
  1052. instr_addqxi <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:13] == 2'b01 && ENABLE_IRQ && ENABLE_IRQ_QREGS;
  1053. instr_addxqi <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b011 && ENABLE_IRQ && ENABLE_IRQ_QREGS;
  1054. is_slli_srli_srai <= is_alu_reg_imm && |{
  1055. mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000,
  1056. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000,
  1057. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000
  1058. };
  1059. is_jalr_addi_slti_sltiu_xori_ori_andi_addqxi <= instr_jalr || is_addqxi || is_alu_reg_imm && |{
  1060. mem_rdata_q[14:12] == 3'b000,
  1061. mem_rdata_q[14:12] == 3'b010,
  1062. mem_rdata_q[14:12] == 3'b011,
  1063. mem_rdata_q[14:12] == 3'b100,
  1064. mem_rdata_q[14:12] == 3'b110,
  1065. mem_rdata_q[14:12] == 3'b111
  1066. };
  1067. is_sll_srl_sra <= is_alu_reg_reg && |{
  1068. mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000,
  1069. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000,
  1070. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000
  1071. };
  1072. is_lui_auipc_jal_jalr_addi_add_sub_addqxi <= 0;
  1073. is_compare <= 0;
  1074. (* parallel_case *)
  1075. case (1'b1)
  1076. instr_jal:
  1077. decoded_imm <= decoded_imm_j;
  1078. |{instr_lui, instr_auipc}:
  1079. decoded_imm <= mem_rdata_q[31:12] << 12;
  1080. is_beq_bne_blt_bge_bltu_bgeu:
  1081. decoded_imm <= $signed({mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8], 1'b0});
  1082. is_sb_sh_sw:
  1083. decoded_imm <= $signed({mem_rdata_q[31:25], mem_rdata_q[11:7]});
  1084. default:
  1085. decoded_imm <= $signed(mem_rdata_q[31:20]);
  1086. endcase // case (1'b1)
  1087. instr_funct2 <= mem_rdata_q[14:12];
  1088. end
  1089. if (!resetn) begin
  1090. is_beq_bne_blt_bge_bltu_bgeu <= 0;
  1091. is_compare <= 0;
  1092. instr_beq <= 0;
  1093. instr_bne <= 0;
  1094. instr_blt <= 0;
  1095. instr_bge <= 0;
  1096. instr_bltu <= 0;
  1097. instr_bgeu <= 0;
  1098. instr_addi <= 0;
  1099. instr_slti <= 0;
  1100. instr_sltiu <= 0;
  1101. instr_xori <= 0;
  1102. instr_ori <= 0;
  1103. instr_andi <= 0;
  1104. instr_add <= 0;
  1105. instr_sub <= 0;
  1106. instr_sll <= 0;
  1107. instr_slt <= 0;
  1108. instr_sltu <= 0;
  1109. instr_xor <= 0;
  1110. instr_srl <= 0;
  1111. instr_sra <= 0;
  1112. instr_or <= 0;
  1113. instr_and <= 0;
  1114. instr_ctz <= 0;
  1115. instr_csrr <= 0;
  1116. instr_addqxi <= 0;
  1117. instr_addxqi <= 0;
  1118. instr_maskirq <= 0;
  1119. instr_waitirq <= 0;
  1120. instr_pollirq <= 0;
  1121. instr_timer <= 0;
  1122. instr_ecall_ebreak <= 0;
  1123. end
  1124. end
  1125. // Main State Machine
  1126. localparam cpu_state_trap = 8'b10000000;
  1127. localparam cpu_state_fetch = 8'b01000000;
  1128. localparam cpu_state_ld_rs1 = 8'b00100000;
  1129. localparam cpu_state_ld_rs2 = 8'b00010000;
  1130. localparam cpu_state_exec = 8'b00001000;
  1131. localparam cpu_state_shift = 8'b00000100;
  1132. localparam cpu_state_stmem = 8'b00000010;
  1133. localparam cpu_state_ldmem = 8'b00000001;
  1134. reg [7:0] cpu_state;
  1135. reg [1:0] irq_state;
  1136. `FORMAL_KEEP reg [127:0] dbg_ascii_state;
  1137. always @* begin
  1138. dbg_ascii_state = "";
  1139. if (cpu_state == cpu_state_trap) dbg_ascii_state = "trap";
  1140. if (cpu_state == cpu_state_fetch) dbg_ascii_state = "fetch";
  1141. if (cpu_state == cpu_state_ld_rs1) dbg_ascii_state = "ld_rs1";
  1142. if (cpu_state == cpu_state_ld_rs2) dbg_ascii_state = "ld_rs2";
  1143. if (cpu_state == cpu_state_exec) dbg_ascii_state = "exec";
  1144. if (cpu_state == cpu_state_shift) dbg_ascii_state = "shift";
  1145. if (cpu_state == cpu_state_stmem) dbg_ascii_state = "stmem";
  1146. if (cpu_state == cpu_state_ldmem) dbg_ascii_state = "ldmem";
  1147. end
  1148. reg set_mem_do_rinst;
  1149. reg set_mem_do_rdata;
  1150. reg set_mem_do_wdata;
  1151. reg latched_store;
  1152. reg latched_stalu;
  1153. reg latched_branch;
  1154. reg latched_compr;
  1155. reg latched_trace;
  1156. reg latched_is_lu;
  1157. reg latched_is_lh;
  1158. reg latched_is_lb;
  1159. reg [regfile_bits-1:0] latched_rd;
  1160. reg [31:0] current_pc;
  1161. assign next_pc = latched_store && latched_branch ? reg_out & ~1 : reg_next_pc;
  1162. reg [3:0] pcpi_timeout_counter;
  1163. reg pcpi_timeout;
  1164. reg [31:0] next_irq_pending;
  1165. reg do_waitirq;
  1166. reg [31:0] alu_out, alu_out_q;
  1167. reg alu_out_0, alu_out_0_q;
  1168. reg alu_wait, alu_wait_2;
  1169. reg [31:0] alu_add_sub;
  1170. reg [31:0] alu_shl, alu_shr;
  1171. reg alu_eq, alu_ltu, alu_lts;
  1172. generate if (TWO_CYCLE_ALU) begin
  1173. always @(posedge clk) begin
  1174. alu_add_sub <= instr_sub ? reg_op1 - reg_op2 : reg_op1 + reg_op2;
  1175. alu_eq <= reg_op1 == reg_op2;
  1176. alu_lts <= $signed(reg_op1) < $signed(reg_op2);
  1177. alu_ltu <= reg_op1 < reg_op2;
  1178. alu_shl <= reg_op1 << reg_op2[4:0];
  1179. alu_shr <= $signed({instr_sra || instr_srai ? reg_op1[31] : 1'b0, reg_op1}) >>> reg_op2[4:0];
  1180. end
  1181. end else begin
  1182. always @* begin
  1183. alu_add_sub = instr_sub ? reg_op1 - reg_op2 : reg_op1 + reg_op2;
  1184. alu_eq = reg_op1 == reg_op2;
  1185. alu_lts = $signed(reg_op1) < $signed(reg_op2);
  1186. alu_ltu = reg_op1 < reg_op2;
  1187. alu_shl = reg_op1 << reg_op2[4:0];
  1188. alu_shr = $signed({instr_sra || instr_srai ? reg_op1[31] : 1'b0, reg_op1}) >>> reg_op2[4:0];
  1189. end
  1190. end endgenerate
  1191. always @* begin
  1192. alu_out_0 = 'bx;
  1193. (* parallel_case, full_case *)
  1194. case (1'b1)
  1195. instr_beq:
  1196. alu_out_0 = alu_eq;
  1197. instr_bne:
  1198. alu_out_0 = !alu_eq;
  1199. instr_bge:
  1200. alu_out_0 = !alu_lts;
  1201. instr_bgeu:
  1202. alu_out_0 = !alu_ltu;
  1203. is_slti_blt_slt && (!TWO_CYCLE_COMPARE || !{instr_beq,instr_bne,instr_bge,instr_bgeu}):
  1204. alu_out_0 = alu_lts;
  1205. is_sltiu_bltu_sltu && (!TWO_CYCLE_COMPARE || !{instr_beq,instr_bne,instr_bge,instr_bgeu}):
  1206. alu_out_0 = alu_ltu;
  1207. endcase
  1208. alu_out = 'bx;
  1209. (* parallel_case, full_case *)
  1210. case (1'b1)
  1211. is_lui_auipc_jal_jalr_addi_add_sub_addqxi:
  1212. alu_out = alu_add_sub;
  1213. is_compare:
  1214. alu_out = alu_out_0;
  1215. instr_xori || instr_xor:
  1216. alu_out = reg_op1 ^ reg_op2;
  1217. instr_ori || instr_or:
  1218. alu_out = reg_op1 | reg_op2;
  1219. instr_andi || instr_and:
  1220. alu_out = reg_op1 & reg_op2;
  1221. instr_ctz:
  1222. alu_out = do_ctz(reg_op1);
  1223. BARREL_SHIFTER && (instr_sll || instr_slli):
  1224. alu_out = alu_shl;
  1225. BARREL_SHIFTER && (instr_srl || instr_srli || instr_sra || instr_srai):
  1226. alu_out = alu_shr;
  1227. endcase
  1228. `ifdef RISCV_FORMAL_BLACKBOX_ALU
  1229. alu_out_0 = $anyseq;
  1230. alu_out = $anyseq;
  1231. `endif
  1232. end
  1233. reg clear_prefetched_high_word_q;
  1234. always @(posedge clk) clear_prefetched_high_word_q <= clear_prefetched_high_word;
  1235. always @* begin
  1236. clear_prefetched_high_word = clear_prefetched_high_word_q;
  1237. if (!prefetched_high_word)
  1238. clear_prefetched_high_word = 0;
  1239. if (latched_branch || irq_state || !resetn)
  1240. clear_prefetched_high_word = COMPRESSED_ISA;
  1241. end
  1242. reg cpuregs_write;
  1243. reg [31:0] cpuregs_wrdata;
  1244. reg [31:0] cpuregs_rs1;
  1245. reg [31:0] cpuregs_rs2;
  1246. reg [regfile_bits-1:0] decoded_rs;
  1247. always @* begin
  1248. cpuregs_write = 0;
  1249. cpuregs_wrdata = 'bx;
  1250. if (cpu_state == cpu_state_fetch) begin
  1251. (* parallel_case *)
  1252. case (1'b1)
  1253. latched_branch: begin
  1254. cpuregs_wrdata = reg_pc + (latched_compr ? 2 : 4);
  1255. cpuregs_write = 1;
  1256. end
  1257. latched_store && !latched_branch: begin
  1258. cpuregs_wrdata = latched_stalu ? alu_out_q : reg_out;
  1259. cpuregs_write = 1;
  1260. end
  1261. ENABLE_IRQ && irq_state[1]: begin
  1262. cpuregs_wrdata = irq_pending & ~irq_mask;
  1263. cpuregs_write = 1;
  1264. end
  1265. endcase
  1266. end
  1267. end
  1268. `ifndef PICORV32_REGS
  1269. always @(posedge clk) begin
  1270. if (resetn && cpuregs_write && (latched_rd & xreg_mask))
  1271. `ifdef PICORV32_TESTBUG_001
  1272. cpuregs[latched_rd ^ 1] <= cpuregs_wrdata;
  1273. `elsif PICORV32_TESTBUG_002
  1274. cpuregs[latched_rd] <= cpuregs_wrdata ^ 1;
  1275. `else
  1276. cpuregs[latched_rd] <= cpuregs_wrdata;
  1277. `endif
  1278. end
  1279. // hpa: if REGS_INIT_ZERO, then there is no reason not to simply
  1280. // read from the register file even for x0; the above code
  1281. // ensures that we never *write* to x0, which is a simple
  1282. // write enable thing.
  1283. always @* begin
  1284. decoded_rs = 'bx;
  1285. if (ENABLE_REGS_DUALPORT) begin
  1286. `ifndef RISCV_FORMAL_BLACKBOX_REGS
  1287. cpuregs_rs1 = cpuregs[decoded_rs1];
  1288. cpuregs_rs2 = cpuregs[decoded_rs2];
  1289. if (!REGS_INIT_ZERO) begin
  1290. if (!(decoded_rs1 & xreg_mask)) cpuregs_rs1 = 32'h0;
  1291. if (!(decoded_rs2 & xreg_mask)) cpuregs_rs2 = 32'h0;
  1292. end
  1293. `else
  1294. cpuregs_rs1 = (decoded_rs1 & xreg_mask) ? $anyseq : 32'h0;
  1295. cpuregs_rs2 = (decoded_rs2 & xreg_mask) ? $anyseq : 32'h0;
  1296. `endif
  1297. end else begin
  1298. decoded_rs = (cpu_state == cpu_state_ld_rs2) ? decoded_rs2 : decoded_rs1;
  1299. `ifndef RISCV_FORMAL_BLACKBOX_REGS
  1300. cpuregs_rs1 = cpuregs[decoded_rs];
  1301. if (!REGS_INIT_ZERO)
  1302. if (!(decoded_rs & xreg_mask)) cpuregs_rs1 = 32'h0;
  1303. `else
  1304. cpuregs_rs1 = decoded_rs & xreg_mask ? $anyseq : 0;
  1305. `endif
  1306. cpuregs_rs2 = cpuregs_rs1;
  1307. end
  1308. end
  1309. `else
  1310. wire[31:0] cpuregs_rdata1;
  1311. wire[31:0] cpuregs_rdata2;
  1312. wire [regfile_bits-1:0] cpuregs_waddr = latched_rd;
  1313. wire [regfile_bits-1:0] cpuregs_raddr1 = ENABLE_REGS_DUALPORT ? decoded_rs1 : decoded_rs;
  1314. wire [regfile_bits-1:0] cpuregs_raddr2 = ENABLE_REGS_DUALPORT ? decoded_rs2 : 0;
  1315. `PICORV32_REGS cpuregs (
  1316. .clk(clk),
  1317. .wen(resetn && cpuregs_write && latched_rd),
  1318. .waddr(cpuregs_waddr),
  1319. .raddr1(cpuregs_raddr1),
  1320. .raddr2(cpuregs_raddr2),
  1321. .wdata(cpuregs_wrdata),
  1322. .rdata1(cpuregs_rdata1),
  1323. .rdata2(cpuregs_rdata2)
  1324. );
  1325. always @* begin
  1326. decoded_rs = 'bx;
  1327. if (ENABLE_REGS_DUALPORT) begin
  1328. cpuregs_rs1 = decoded_rs1 & xreg_mask ? cpuregs_rdata1 : 0;
  1329. cpuregs_rs2 = decoded_rs2 & xreg_mask ? cpuregs_rdata2 : 0;
  1330. end else begin
  1331. decoded_rs = (cpu_state == cpu_state_ld_rs2) ? decoded_rs2 : decoded_rs1;
  1332. cpuregs_rs1 = decoded_rs & xreg_mask ? cpuregs_rdata1 : 0;
  1333. cpuregs_rs2 = cpuregs_rs1;
  1334. end
  1335. end
  1336. `endif
  1337. assign launch_next_insn = cpu_state == cpu_state_fetch &&
  1338. decoder_trigger &&
  1339. (!ENABLE_IRQ || irq_delay || irq_active || !(irq_pending & ~irq_mask));
  1340. wire [31:0] csrr_src = instr_funct2[2] ? { 29'b0, decoded_rs1[4:0] } : cpuregs_rs1;
  1341. always @(posedge clk) begin
  1342. trap <= 0;
  1343. reg_sh <= 'bx;
  1344. reg_out <= 'bx;
  1345. set_mem_do_rinst = 0;
  1346. set_mem_do_rdata = 0;
  1347. set_mem_do_wdata = 0;
  1348. alu_out_0_q <= alu_out_0;
  1349. alu_out_q <= alu_out;
  1350. alu_wait <= 0;
  1351. alu_wait_2 <= 0;
  1352. if (launch_next_insn) begin
  1353. dbg_rs1val <= 'bx;
  1354. dbg_rs2val <= 'bx;
  1355. dbg_rs1val_valid <= 0;
  1356. dbg_rs2val_valid <= 0;
  1357. end
  1358. if (WITH_PCPI && CATCH_ILLINSN) begin
  1359. if (resetn && pcpi_valid && !pcpi_int_wait) begin
  1360. if (pcpi_timeout_counter)
  1361. pcpi_timeout_counter <= pcpi_timeout_counter - 1;
  1362. end else
  1363. pcpi_timeout_counter <= ~0;
  1364. pcpi_timeout <= !pcpi_timeout_counter;
  1365. end
  1366. next_irq_pending = ENABLE_IRQ ? (irq_pending & LATCHED_IRQ & ~MASKED_IRQ) : 'bx;
  1367. if (ENABLE_IRQ && ENABLE_IRQ_TIMER && timer) begin
  1368. timer <= timer - 1;
  1369. end
  1370. decoder_trigger <= mem_do_rinst && mem_done;
  1371. decoder_trigger_q <= decoder_trigger;
  1372. decoder_pseudo_trigger <= 0;
  1373. decoder_pseudo_trigger_q <= decoder_pseudo_trigger;
  1374. do_waitirq <= 0;
  1375. trace_valid <= 0;
  1376. if (!ENABLE_TRACE)
  1377. trace_data <= 'bx;
  1378. if (!resetn)
  1379. count_cycle <= 0;
  1380. else
  1381. count_cycle <= (count_cycle + 1'b1) & count_cycle_mask;
  1382. if (!resetn) begin
  1383. reg_pc <= progaddr_reset;
  1384. reg_next_pc <= progaddr_reset;
  1385. reg_mepc <= 0;
  1386. count_instr <= 0;
  1387. latched_store <= 0;
  1388. latched_stalu <= 0;
  1389. latched_branch <= 0;
  1390. latched_trace <= 0;
  1391. latched_is_lu <= 0;
  1392. latched_is_lh <= 0;
  1393. latched_is_lb <= 0;
  1394. user_context <= USER_CONTEXTS; // On reset highest supported context
  1395. pcpi_valid <= 0;
  1396. pcpi_timeout <= 0;
  1397. irq_active <= 0;
  1398. irq_delay <= 0;
  1399. irq_mask <= ~0;
  1400. next_irq_pending = 0;
  1401. irq_state <= 0;
  1402. eoi <= 0;
  1403. timer <= 0;
  1404. if (~STACKADDR) begin
  1405. latched_store <= 1;
  1406. latched_rd <= (USER_CONTEXTS << xreg_bits) | 2;
  1407. reg_out <= STACKADDR;
  1408. end
  1409. cpu_state <= cpu_state_fetch;
  1410. end else // if (!resetn)
  1411. (* parallel_case, full_case *)
  1412. case (cpu_state)
  1413. cpu_state_trap: begin
  1414. trap <= 1;
  1415. end
  1416. cpu_state_fetch: begin
  1417. mem_do_rinst <= !decoder_trigger && !do_waitirq && !(halt && !irq_state);
  1418. mem_wordsize <= 0;
  1419. current_pc = reg_next_pc;
  1420. (* parallel_case *)
  1421. case (1'b1)
  1422. latched_branch: begin
  1423. current_pc = latched_store ? (latched_stalu ? alu_out_q : reg_out) & ~1 : reg_next_pc;
  1424. `debug($display("ST_RD: %2d 0x%08x, BRANCH 0x%08x", latched_rd, reg_pc + (latched_compr ? 2 : 4), current_pc);)
  1425. end
  1426. latched_store && !latched_branch: begin
  1427. `debug($display("ST_RD: %2d 0x%08x", latched_rd, latched_stalu ? alu_out_q : reg_out);)
  1428. end
  1429. ENABLE_IRQ && irq_state[0]: begin
  1430. current_pc = progaddr_irq & ~1;
  1431. irq_active <= 1;
  1432. mem_do_rinst <= 1;
  1433. end
  1434. ENABLE_IRQ && irq_state[1]: begin
  1435. eoi <= irq_pending & ~irq_mask;
  1436. next_irq_pending = next_irq_pending & irq_mask;
  1437. end
  1438. endcase
  1439. if (ENABLE_TRACE && latched_trace) begin
  1440. latched_trace <= 0;
  1441. trace_valid <= 1;
  1442. if (latched_branch)
  1443. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_BRANCH | (current_pc & 32'hfffffffe);
  1444. else
  1445. trace_data <= (irq_active ? TRACE_IRQ : 0) | (latched_stalu ? alu_out_q : reg_out);
  1446. end
  1447. reg_pc <= current_pc;
  1448. reg_next_pc <= current_pc;
  1449. latched_store <= 0;
  1450. latched_stalu <= 0;
  1451. latched_branch <= 0;
  1452. latched_is_lu <= 0;
  1453. latched_is_lh <= 0;
  1454. latched_is_lb <= 0;
  1455. latched_rd <= decoded_rd;
  1456. latched_compr <= compressed_instr;
  1457. if (halt && !irq_state) begin
  1458. // Do nothing, but allow an already started instruction or IRQ to complete
  1459. end else
  1460. if (ENABLE_IRQ && ((decoder_trigger && !irq_active && !irq_delay && |(irq_pending & ~irq_mask)) || irq_state)) begin
  1461. irq_state <=
  1462. irq_state == 2'b00 ? 2'b01 :
  1463. irq_state == 2'b01 ? 2'b10 : 2'b00;
  1464. latched_compr <= latched_compr;
  1465. latched_rd <= MASK_IRQ_REG;
  1466. reg_mepc <= reg_next_pc | latched_compr;
  1467. end else
  1468. if (ENABLE_IRQ && do_waitirq) begin
  1469. if (&(irq_pending | ~reg_op1) || |(irq_pending & reg_op2)) begin
  1470. // Waited-for interrupt
  1471. latched_store <= 1;
  1472. reg_out <= irq_pending;
  1473. reg_next_pc <= current_pc + (compressed_instr ? 2 : 4);
  1474. end else if (decoder_trigger && !irq_active && !irq_delay && |(irq_pending & ~irq_mask)) begin
  1475. // Allow non-waited-for interrupt to be taken; in this case
  1476. // PC is *not* advanced so the interrupt routine will return
  1477. // to waitirq.
  1478. do_waitirq <= 0;
  1479. end else begin
  1480. do_waitirq <= 1;
  1481. end
  1482. end else
  1483. if (decoder_trigger) begin
  1484. `debug($display("-- %-0t pc: 0x%08x irq: %x", $time, current_pc, irq_active);)
  1485. irq_delay <= irq_active;
  1486. reg_next_pc <= current_pc + (compressed_instr ? 2 : 4);
  1487. if (ENABLE_TRACE)
  1488. latched_trace <= 1;
  1489. count_instr <= (count_instr + 1'b1) & count_instr_mask;
  1490. if (instr_jal) begin
  1491. mem_do_rinst <= 1;
  1492. reg_next_pc <= current_pc + decoded_imm_j;
  1493. latched_branch <= 1;
  1494. end else begin
  1495. mem_do_rinst <= 0;
  1496. mem_do_prefetch <= !instr_jalr && !instr_retirq;
  1497. cpu_state <= cpu_state_ld_rs1;
  1498. end
  1499. end
  1500. end
  1501. cpu_state_ld_rs1: begin
  1502. reg_op1 <= 'bx;
  1503. reg_op2 <= 'bx;
  1504. (* parallel_case *)
  1505. case (1'b1)
  1506. (CATCH_ILLINSN || WITH_PCPI) && instr_trap: begin
  1507. if (WITH_PCPI) begin
  1508. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1509. reg_op1 <= cpuregs_rs1;
  1510. dbg_rs1val <= cpuregs_rs1;
  1511. dbg_rs1val_valid <= 1;
  1512. if (ENABLE_REGS_DUALPORT) begin
  1513. pcpi_valid <= 1;
  1514. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1515. reg_sh <= cpuregs_rs2;
  1516. reg_op2 <= cpuregs_rs2;
  1517. dbg_rs2val <= cpuregs_rs2;
  1518. dbg_rs2val_valid <= 1;
  1519. if (pcpi_int_ready) begin
  1520. mem_do_rinst <= 1;
  1521. pcpi_valid <= 0;
  1522. reg_out <= pcpi_int_rd;
  1523. latched_store <= pcpi_int_wr;
  1524. cpu_state <= cpu_state_fetch;
  1525. end else
  1526. if (CATCH_ILLINSN && (pcpi_timeout || instr_ecall_ebreak)) begin
  1527. pcpi_valid <= 0;
  1528. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1529. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1530. next_irq_pending[irq_ebreak] = 1;
  1531. cpu_state <= cpu_state_fetch;
  1532. end else
  1533. cpu_state <= cpu_state_trap;
  1534. end
  1535. end else begin
  1536. cpu_state <= cpu_state_ld_rs2;
  1537. end
  1538. end else begin
  1539. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1540. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1541. next_irq_pending[irq_ebreak] = 1;
  1542. cpu_state <= cpu_state_fetch;
  1543. end else
  1544. cpu_state <= cpu_state_trap;
  1545. end
  1546. end
  1547. instr_csrr: begin
  1548. // Always read (suppress iff rd == 0 and side effects)
  1549. reg_out <= 32'bx;
  1550. case (decoded_imm[11:0])
  1551. 12'hc00, 12'hc01: // cycle, time
  1552. reg_out <= count_cycle[31:0];
  1553. 12'hc80, 12'hc81: // cycleh, timeh
  1554. reg_out <= count_cycle[63:32];
  1555. 12'hc02: // instret (rdinstr)
  1556. reg_out <= count_instr[31:0];
  1557. 12'hc82: // instret (rdinstr)
  1558. reg_out <= count_instr[63:32];
  1559. 12'h341: // mepc
  1560. if (ENABLE_IRQ) reg_out <= reg_mepc;
  1561. 12'h343: // mtval
  1562. if (CATCH_MISALIGN) reg_out <= buserr_address;
  1563. 12'h7f0: // user_context
  1564. if (USER_CONTEXTS > 0) reg_out <= user_context;
  1565. default:
  1566. reg_out <= 32'bx;
  1567. endcase // case (decoded_imm[11:0])
  1568. // Bitops not supported ATM, treat as readonly
  1569. if (~instr_funct2[1])
  1570. case (decoded_imm[11:0])
  1571. 12'h341: begin // mepc
  1572. reg_mepc <= csrr_src;
  1573. end
  1574. 12'h7f0: begin // user_context
  1575. user_context <= csrr_src;
  1576. irq_active <= 1'b1;
  1577. end
  1578. default: begin
  1579. // Do nothing
  1580. end
  1581. endcase // case (decoded_imm[11:0])
  1582. latched_store <= 1;
  1583. cpu_state <= cpu_state_fetch;
  1584. end
  1585. is_lui_auipc_jal: begin
  1586. reg_op1 <= instr_lui ? 0 : reg_pc;
  1587. reg_op2 <= decoded_imm;
  1588. if (TWO_CYCLE_ALU)
  1589. alu_wait <= 1;
  1590. else
  1591. mem_do_rinst <= mem_do_prefetch;
  1592. cpu_state <= cpu_state_exec;
  1593. end
  1594. ENABLE_IRQ && instr_retirq: begin
  1595. eoi <= 0;
  1596. irq_active <= 0;
  1597. latched_branch <= 1;
  1598. latched_store <= 1;
  1599. `debug($display("MRET: 0x%08x", reg_mepc);)
  1600. reg_out <= reg_mepc & ~1;
  1601. dbg_rs1val <= reg_mepc;
  1602. dbg_rs1val_valid <= 1;
  1603. cpu_state <= cpu_state_fetch;
  1604. end
  1605. ENABLE_IRQ && instr_maskirq: begin
  1606. latched_store <= 1;
  1607. reg_out <= irq_mask;
  1608. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1609. // hpa: allow rs2 to specify bits to be preserved
  1610. // XXX: support !ENABLE REGS_DUALPORT
  1611. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1612. irq_mask <= ((irq_mask & cpuregs_rs2) ^ cpuregs_rs1) | MASKED_IRQ;
  1613. dbg_rs1val <= cpuregs_rs1;
  1614. dbg_rs1val_valid <= 1;
  1615. dbg_rs2val <= cpuregs_rs2;
  1616. dbg_rs2val_valid <= 1;
  1617. cpu_state <= cpu_state_fetch;
  1618. end // case: ENABLE_IRQ && instr_maskirq
  1619. ENABLE_IRQ && instr_waitirq: begin
  1620. reg_op1 <= cpuregs_rs1;
  1621. reg_op2 <= cpuregs_rs2;
  1622. dbg_rs1val <= cpuregs_rs1;
  1623. dbg_rs1val_valid <= 1;
  1624. dbg_rs2val <= cpuregs_rs2;
  1625. dbg_rs2val_valid <= 1;
  1626. do_waitirq <= 1;
  1627. reg_next_pc <= reg_pc;
  1628. cpu_state <= cpu_state_fetch;
  1629. end
  1630. ENABLE_IRQ && ENABLE_IRQ_TIMER && instr_timer: begin
  1631. latched_store <= 1;
  1632. reg_out <= timer;
  1633. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1634. timer <= cpuregs_rs1;
  1635. dbg_rs1val <= cpuregs_rs1;
  1636. dbg_rs1val_valid <= 1;
  1637. cpu_state <= cpu_state_fetch;
  1638. end
  1639. ENABLE_IRQ && instr_pollirq: begin
  1640. latched_store <= 1;
  1641. reg_out <= (irq_pending & ~irq_mask & ~cpuregs_rs1) | cpuregs_rs2;
  1642. eoi <= irq_pending & ~irq_mask & ~cpuregs_rs1;
  1643. next_irq_pending = next_irq_pending & (irq_mask | cpuregs_rs1);
  1644. end
  1645. is_lb_lh_lw_lbu_lhu && !instr_trap: begin
  1646. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1647. reg_op1 <= cpuregs_rs1;
  1648. dbg_rs1val <= cpuregs_rs1;
  1649. dbg_rs1val_valid <= 1;
  1650. cpu_state <= cpu_state_ldmem;
  1651. mem_do_rinst <= 1;
  1652. end
  1653. is_slli_srli_srai && !BARREL_SHIFTER: begin
  1654. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1655. reg_op1 <= cpuregs_rs1;
  1656. dbg_rs1val <= cpuregs_rs1;
  1657. dbg_rs1val_valid <= 1;
  1658. reg_sh <= decoded_rs2;
  1659. cpu_state <= cpu_state_shift;
  1660. end
  1661. is_jalr_addi_slti_sltiu_xori_ori_andi_addqxi, is_slli_srli_srai && BARREL_SHIFTER: begin
  1662. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1663. reg_op1 <= cpuregs_rs1;
  1664. dbg_rs1val <= cpuregs_rs1;
  1665. dbg_rs1val_valid <= 1;
  1666. reg_op2 <= is_slli_srli_srai && BARREL_SHIFTER ? decoded_rs2 : decoded_imm;
  1667. if (TWO_CYCLE_ALU)
  1668. alu_wait <= 1;
  1669. else
  1670. mem_do_rinst <= mem_do_prefetch;
  1671. cpu_state <= cpu_state_exec;
  1672. end
  1673. default: begin
  1674. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1675. reg_op1 <= cpuregs_rs1;
  1676. dbg_rs1val <= cpuregs_rs1;
  1677. dbg_rs1val_valid <= 1;
  1678. if (ENABLE_REGS_DUALPORT) begin
  1679. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1680. reg_sh <= cpuregs_rs2;
  1681. reg_op2 <= cpuregs_rs2;
  1682. dbg_rs2val <= cpuregs_rs2;
  1683. dbg_rs2val_valid <= 1;
  1684. (* parallel_case *)
  1685. case (1'b1)
  1686. is_sb_sh_sw: begin
  1687. cpu_state <= cpu_state_stmem;
  1688. mem_do_rinst <= 1;
  1689. end
  1690. is_sll_srl_sra && !BARREL_SHIFTER: begin
  1691. cpu_state <= cpu_state_shift;
  1692. end
  1693. default: begin
  1694. if (TWO_CYCLE_ALU || (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu)) begin
  1695. alu_wait_2 <= TWO_CYCLE_ALU && (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu);
  1696. alu_wait <= 1;
  1697. end else
  1698. mem_do_rinst <= mem_do_prefetch;
  1699. cpu_state <= cpu_state_exec;
  1700. end
  1701. endcase
  1702. end else
  1703. cpu_state <= cpu_state_ld_rs2;
  1704. end
  1705. endcase
  1706. end
  1707. cpu_state_ld_rs2: begin
  1708. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1709. reg_sh <= cpuregs_rs2;
  1710. reg_op2 <= cpuregs_rs2;
  1711. dbg_rs2val <= cpuregs_rs2;
  1712. dbg_rs2val_valid <= 1;
  1713. (* parallel_case *)
  1714. case (1'b1)
  1715. WITH_PCPI && instr_trap: begin
  1716. pcpi_valid <= 1;
  1717. if (pcpi_int_ready) begin
  1718. mem_do_rinst <= 1;
  1719. pcpi_valid <= 0;
  1720. reg_out <= pcpi_int_rd;
  1721. latched_store <= pcpi_int_wr;
  1722. cpu_state <= cpu_state_fetch;
  1723. end else
  1724. if (CATCH_ILLINSN && (pcpi_timeout || instr_ecall_ebreak)) begin
  1725. pcpi_valid <= 0;
  1726. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1727. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1728. next_irq_pending[irq_ebreak] = 1;
  1729. cpu_state <= cpu_state_fetch;
  1730. end else
  1731. cpu_state <= cpu_state_trap;
  1732. end
  1733. end
  1734. is_sb_sh_sw: begin
  1735. cpu_state <= cpu_state_stmem;
  1736. mem_do_rinst <= 1;
  1737. end
  1738. is_sll_srl_sra && !BARREL_SHIFTER: begin
  1739. cpu_state <= cpu_state_shift;
  1740. end
  1741. default: begin
  1742. if (TWO_CYCLE_ALU || (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu)) begin
  1743. alu_wait_2 <= TWO_CYCLE_ALU && (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu);
  1744. alu_wait <= 1;
  1745. end else
  1746. mem_do_rinst <= mem_do_prefetch;
  1747. cpu_state <= cpu_state_exec;
  1748. end
  1749. endcase
  1750. end
  1751. cpu_state_exec: begin
  1752. reg_out <= reg_pc + decoded_imm;
  1753. if ((TWO_CYCLE_ALU || TWO_CYCLE_COMPARE) && (alu_wait || alu_wait_2)) begin
  1754. mem_do_rinst <= mem_do_prefetch && !alu_wait_2;
  1755. alu_wait <= alu_wait_2;
  1756. end else
  1757. if (is_beq_bne_blt_bge_bltu_bgeu) begin
  1758. latched_rd <= 0;
  1759. latched_store <= TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0;
  1760. latched_branch <= TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0;
  1761. if (mem_done)
  1762. cpu_state <= cpu_state_fetch;
  1763. if (TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0) begin
  1764. decoder_trigger <= 0;
  1765. set_mem_do_rinst = 1;
  1766. end
  1767. end else begin
  1768. latched_branch <= instr_jalr;
  1769. latched_store <= 1;
  1770. latched_stalu <= 1;
  1771. cpu_state <= cpu_state_fetch;
  1772. end
  1773. end
  1774. cpu_state_shift: begin
  1775. latched_store <= 1;
  1776. if (reg_sh == 0) begin
  1777. reg_out <= reg_op1;
  1778. mem_do_rinst <= mem_do_prefetch;
  1779. cpu_state <= cpu_state_fetch;
  1780. end else if (TWO_STAGE_SHIFT && reg_sh >= 4) begin
  1781. (* parallel_case, full_case *)
  1782. case (1'b1)
  1783. instr_slli || instr_sll: reg_op1 <= reg_op1 << 4;
  1784. instr_srli || instr_srl: reg_op1 <= reg_op1 >> 4;
  1785. instr_srai || instr_sra: reg_op1 <= $signed(reg_op1) >>> 4;
  1786. endcase
  1787. reg_sh <= reg_sh - 4;
  1788. end else begin
  1789. (* parallel_case, full_case *)
  1790. case (1'b1)
  1791. instr_slli || instr_sll: reg_op1 <= reg_op1 << 1;
  1792. instr_srli || instr_srl: reg_op1 <= reg_op1 >> 1;
  1793. instr_srai || instr_sra: reg_op1 <= $signed(reg_op1) >>> 1;
  1794. endcase
  1795. reg_sh <= reg_sh - 1;
  1796. end
  1797. end
  1798. cpu_state_stmem: begin
  1799. if (ENABLE_TRACE)
  1800. reg_out <= reg_op2;
  1801. if (!mem_do_prefetch || mem_done) begin
  1802. if (!mem_do_wdata) begin
  1803. (* parallel_case, full_case *)
  1804. case (1'b1)
  1805. instr_sb: mem_wordsize <= 2;
  1806. instr_sh: mem_wordsize <= 1;
  1807. instr_sw: mem_wordsize <= 0;
  1808. endcase
  1809. if (ENABLE_TRACE) begin
  1810. trace_valid <= 1;
  1811. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_ADDR | ((reg_op1 + decoded_imm) & 32'hffffffff);
  1812. end
  1813. reg_op1 <= reg_op1 + decoded_imm;
  1814. set_mem_do_wdata = 1;
  1815. end
  1816. if (!mem_do_prefetch && mem_done) begin
  1817. cpu_state <= cpu_state_fetch;
  1818. decoder_trigger <= 1;
  1819. decoder_pseudo_trigger <= 1;
  1820. end
  1821. end
  1822. end
  1823. cpu_state_ldmem: begin
  1824. latched_store <= 1;
  1825. if (!mem_do_prefetch || mem_done) begin
  1826. if (!mem_do_rdata) begin
  1827. (* parallel_case, full_case *)
  1828. case (1'b1)
  1829. instr_lb || instr_lbu: mem_wordsize <= 2;
  1830. instr_lh || instr_lhu: mem_wordsize <= 1;
  1831. instr_lw: mem_wordsize <= 0;
  1832. endcase
  1833. latched_is_lu <= is_lbu_lhu_lw;
  1834. latched_is_lh <= instr_lh;
  1835. latched_is_lb <= instr_lb;
  1836. if (ENABLE_TRACE) begin
  1837. trace_valid <= 1;
  1838. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_ADDR | ((reg_op1 + decoded_imm) & 32'hffffffff);
  1839. end
  1840. reg_op1 <= reg_op1 + decoded_imm;
  1841. set_mem_do_rdata = 1;
  1842. end
  1843. if (!mem_do_prefetch && mem_done) begin
  1844. (* parallel_case, full_case *)
  1845. case (1'b1)
  1846. latched_is_lu: reg_out <= mem_rdata_word;
  1847. latched_is_lh: reg_out <= $signed(mem_rdata_word[15:0]);
  1848. latched_is_lb: reg_out <= $signed(mem_rdata_word[7:0]);
  1849. endcase
  1850. decoder_trigger <= 1;
  1851. decoder_pseudo_trigger <= 1;
  1852. cpu_state <= cpu_state_fetch;
  1853. end
  1854. end
  1855. end
  1856. endcase
  1857. if (ENABLE_IRQ) begin
  1858. next_irq_pending = next_irq_pending | irq;
  1859. if(ENABLE_IRQ_TIMER && timer)
  1860. if (timer - 1 == 0)
  1861. next_irq_pending[irq_timer] = 1;
  1862. end
  1863. if (CATCH_MISALIGN && resetn && (mem_do_rdata || mem_do_wdata)) begin
  1864. if (mem_wordsize == 0 && reg_op1[1:0] != 0) begin
  1865. `debug($display("MISALIGNED WORD: 0x%08x", reg_op1);)
  1866. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1867. buserr_address <= reg_op1;
  1868. next_irq_pending[irq_buserror] = 1;
  1869. end else
  1870. cpu_state <= cpu_state_trap;
  1871. end
  1872. if (mem_wordsize == 1 && reg_op1[0] != 0) begin
  1873. `debug($display("MISALIGNED HALFWORD: 0x%08x", reg_op1);)
  1874. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1875. buserr_address <= reg_op1;
  1876. next_irq_pending[irq_buserror] = 1;
  1877. end else
  1878. cpu_state <= cpu_state_trap;
  1879. end
  1880. end
  1881. if (CATCH_MISALIGN && resetn && mem_do_rinst && (COMPRESSED_ISA ? reg_pc[0] : |reg_pc[1:0])) begin
  1882. `debug($display("MISALIGNED INSTRUCTION: 0x%08x", reg_pc);)
  1883. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1884. buserr_address <= reg_pc;
  1885. next_irq_pending[irq_buserror] = 1;
  1886. end else
  1887. cpu_state <= cpu_state_trap;
  1888. end
  1889. if (!CATCH_ILLINSN && decoder_trigger_q && !decoder_pseudo_trigger_q && instr_ecall_ebreak) begin
  1890. cpu_state <= cpu_state_trap;
  1891. end
  1892. if (!resetn || mem_done) begin
  1893. mem_do_prefetch <= 0;
  1894. mem_do_rinst <= 0;
  1895. mem_do_rdata <= 0;
  1896. mem_do_wdata <= 0;
  1897. end
  1898. if (set_mem_do_rinst)
  1899. mem_do_rinst <= 1;
  1900. if (set_mem_do_rdata)
  1901. mem_do_rdata <= 1;
  1902. if (set_mem_do_wdata)
  1903. mem_do_wdata <= 1;
  1904. irq_pending <= next_irq_pending & ~MASKED_IRQ;
  1905. if (!CATCH_MISALIGN) begin
  1906. if (COMPRESSED_ISA) begin
  1907. reg_pc[0] <= 0;
  1908. reg_next_pc[0] <= 0;
  1909. end else begin
  1910. reg_pc[1:0] <= 0;
  1911. reg_next_pc[1:0] <= 0;
  1912. end
  1913. end
  1914. current_pc = 'bx;
  1915. end
  1916. `ifdef RISCV_FORMAL
  1917. reg dbg_irq_call;
  1918. reg dbg_irq_enter;
  1919. reg [31:0] dbg_irq_ret;
  1920. always @(posedge clk) begin
  1921. rvfi_valid <= resetn && (launch_next_insn || trap) && dbg_valid_insn;
  1922. rvfi_order <= resetn ? rvfi_order + rvfi_valid : 0;
  1923. rvfi_insn <= dbg_insn_opcode;
  1924. rvfi_rs1_addr <= dbg_rs1val_valid ? dbg_insn_rs1 : 0;
  1925. rvfi_rs2_addr <= dbg_rs2val_valid ? dbg_insn_rs2 : 0;
  1926. rvfi_pc_rdata <= dbg_insn_addr;
  1927. rvfi_rs1_rdata <= dbg_rs1val_valid ? dbg_rs1val : 0;
  1928. rvfi_rs2_rdata <= dbg_rs2val_valid ? dbg_rs2val : 0;
  1929. rvfi_trap <= trap;
  1930. rvfi_halt <= trap;
  1931. rvfi_intr <= dbg_irq_enter;
  1932. rvfi_mode <= 3;
  1933. rvfi_ixl <= 1;
  1934. if (!resetn) begin
  1935. dbg_irq_call <= 0;
  1936. dbg_irq_enter <= 0;
  1937. end else
  1938. if (rvfi_valid) begin
  1939. dbg_irq_call <= 0;
  1940. dbg_irq_enter <= dbg_irq_call;
  1941. end else
  1942. if (irq_state == 1) begin
  1943. dbg_irq_call <= 1;
  1944. dbg_irq_ret <= next_pc;
  1945. end
  1946. if (!resetn) begin
  1947. rvfi_rd_addr <= 0;
  1948. rvfi_rd_wdata <= 0;
  1949. end else
  1950. if (cpuregs_write && !irq_state) begin
  1951. `ifdef PICORV32_TESTBUG_003
  1952. rvfi_rd_addr <= latched_rd ^ 1;
  1953. `else
  1954. rvfi_rd_addr <= latched_rd;
  1955. `endif
  1956. `ifdef PICORV32_TESTBUG_004
  1957. rvfi_rd_wdata <= latched_rd ? cpuregs_wrdata ^ 1 : 0;
  1958. `else
  1959. rvfi_rd_wdata <= latched_rd ? cpuregs_wrdata : 0;
  1960. `endif
  1961. end else
  1962. if (rvfi_valid) begin
  1963. rvfi_rd_addr <= 0;
  1964. rvfi_rd_wdata <= 0;
  1965. end
  1966. casez (dbg_insn_opcode)
  1967. /* hpa: XXX: update this */
  1968. 32'b 0000000_?????_000??_???_?????_0001011: begin // getq
  1969. rvfi_rs1_addr <= 0;
  1970. rvfi_rs1_rdata <= 0;
  1971. end
  1972. 32'b 0000001_?????_?????_???_000??_0001011: begin // setq
  1973. rvfi_rd_addr <= 0;
  1974. rvfi_rd_wdata <= 0;
  1975. end
  1976. 32'b 0000010_?????_00000_???_00000_0001011: begin // retirq
  1977. rvfi_rs1_addr <= 0;
  1978. rvfi_rs1_rdata <= 0;
  1979. end
  1980. endcase
  1981. if (!dbg_irq_call) begin
  1982. if (dbg_mem_instr) begin
  1983. rvfi_mem_addr <= 0;
  1984. rvfi_mem_rmask <= 0;
  1985. rvfi_mem_wmask <= 0;
  1986. rvfi_mem_rdata <= 0;
  1987. rvfi_mem_wdata <= 0;
  1988. end else
  1989. if (dbg_mem_valid && dbg_mem_ready) begin
  1990. rvfi_mem_addr <= dbg_mem_addr;
  1991. rvfi_mem_rmask <= dbg_mem_wstrb ? 0 : ~0;
  1992. rvfi_mem_wmask <= dbg_mem_wstrb;
  1993. rvfi_mem_rdata <= dbg_mem_rdata;
  1994. rvfi_mem_wdata <= dbg_mem_wdata;
  1995. end
  1996. end
  1997. end
  1998. always @* begin
  1999. `ifdef PICORV32_TESTBUG_005
  2000. rvfi_pc_wdata = (dbg_irq_call ? dbg_irq_ret : dbg_insn_addr) ^ 4;
  2001. `else
  2002. rvfi_pc_wdata = dbg_irq_call ? dbg_irq_ret : dbg_insn_addr;
  2003. `endif
  2004. rvfi_csr_mcycle_rmask = 0;
  2005. rvfi_csr_mcycle_wmask = 0;
  2006. rvfi_csr_mcycle_rdata = 0;
  2007. rvfi_csr_mcycle_wdata = 0;
  2008. rvfi_csr_minstret_rmask = 0;
  2009. rvfi_csr_minstret_wmask = 0;
  2010. rvfi_csr_minstret_rdata = 0;
  2011. rvfi_csr_minstret_wdata = 0;
  2012. if (rvfi_valid && rvfi_insn[6:0] == 7'b 1110011 && rvfi_insn[13:12] == 3'b010) begin
  2013. if (rvfi_insn[31:20] == 12'h C00) begin
  2014. rvfi_csr_mcycle_rmask = 64'h 0000_0000_FFFF_FFFF;
  2015. rvfi_csr_mcycle_rdata = {32'h 0000_0000, rvfi_rd_wdata};
  2016. end
  2017. if (rvfi_insn[31:20] == 12'h C80) begin
  2018. rvfi_csr_mcycle_rmask = 64'h FFFF_FFFF_0000_0000;
  2019. rvfi_csr_mcycle_rdata = {rvfi_rd_wdata, 32'h 0000_0000};
  2020. end
  2021. if (rvfi_insn[31:20] == 12'h C02) begin
  2022. rvfi_csr_minstret_rmask = 64'h 0000_0000_FFFF_FFFF;
  2023. rvfi_csr_minstret_rdata = {32'h 0000_0000, rvfi_rd_wdata};
  2024. end
  2025. if (rvfi_insn[31:20] == 12'h C82) begin
  2026. rvfi_csr_minstret_rmask = 64'h FFFF_FFFF_0000_0000;
  2027. rvfi_csr_minstret_rdata = {rvfi_rd_wdata, 32'h 0000_0000};
  2028. end
  2029. end
  2030. end
  2031. `endif
  2032. // Formal Verification
  2033. `ifdef FORMAL
  2034. reg [3:0] last_mem_nowait;
  2035. always @(posedge clk)
  2036. last_mem_nowait <= {last_mem_nowait, mem_ready || !mem_valid};
  2037. // stall the memory interface for max 4 cycles
  2038. restrict property (|last_mem_nowait || mem_ready || !mem_valid);
  2039. // resetn low in first cycle, after that resetn high
  2040. restrict property (resetn != $initstate);
  2041. // this just makes it much easier to read traces. uncomment as needed.
  2042. // assume property (mem_valid || !mem_ready);
  2043. reg ok;
  2044. always @* begin
  2045. if (resetn) begin
  2046. // instruction fetches are read-only
  2047. if (mem_valid && mem_instr)
  2048. assert (mem_wstrb == 0);
  2049. // cpu_state must be valid
  2050. ok = 0;
  2051. if (cpu_state == cpu_state_trap) ok = 1;
  2052. if (cpu_state == cpu_state_fetch) ok = 1;
  2053. if (cpu_state == cpu_state_ld_rs1) ok = 1;
  2054. if (cpu_state == cpu_state_ld_rs2) ok = !ENABLE_REGS_DUALPORT;
  2055. if (cpu_state == cpu_state_exec) ok = 1;
  2056. if (cpu_state == cpu_state_shift) ok = 1;
  2057. if (cpu_state == cpu_state_stmem) ok = 1;
  2058. if (cpu_state == cpu_state_ldmem) ok = 1;
  2059. assert (ok);
  2060. end
  2061. end
  2062. reg last_mem_la_read = 0;
  2063. reg last_mem_la_write = 0;
  2064. reg [31:0] last_mem_la_addr;
  2065. reg [31:0] last_mem_la_wdata;
  2066. reg [3:0] last_mem_la_wstrb = 0;
  2067. always @(posedge clk) begin
  2068. last_mem_la_read <= mem_la_read;
  2069. last_mem_la_write <= mem_la_write;
  2070. last_mem_la_addr <= mem_la_addr;
  2071. last_mem_la_wdata <= mem_la_wdata;
  2072. last_mem_la_wstrb <= mem_la_wstrb;
  2073. if (last_mem_la_read) begin
  2074. assert(mem_valid);
  2075. assert(mem_addr == last_mem_la_addr);
  2076. assert(mem_wstrb == 0);
  2077. end
  2078. if (last_mem_la_write) begin
  2079. assert(mem_valid);
  2080. assert(mem_addr == last_mem_la_addr);
  2081. assert(mem_wdata == last_mem_la_wdata);
  2082. assert(mem_wstrb == last_mem_la_wstrb);
  2083. end
  2084. if (mem_la_read || mem_la_write) begin
  2085. assert(!mem_valid || mem_ready);
  2086. end
  2087. end
  2088. `endif
  2089. endmodule
  2090. // This is a simple example implementation of PICORV32_REGS.
  2091. // Use the PICORV32_REGS mechanism if you want to use custom
  2092. // memory resources to implement the processor register file.
  2093. // Note that your implementation must match the requirements of
  2094. // the PicoRV32 configuration. (e.g. QREGS, etc)
  2095. module picorv32_regs (
  2096. input clk, wen,
  2097. input [5:0] waddr,
  2098. input [5:0] raddr1,
  2099. input [5:0] raddr2,
  2100. input [31:0] wdata,
  2101. output [31:0] rdata1,
  2102. output [31:0] rdata2
  2103. );
  2104. reg [31:0] regs [0:30];
  2105. always @(posedge clk)
  2106. if (wen) regs[~waddr[4:0]] <= wdata;
  2107. assign rdata1 = regs[~raddr1[4:0]];
  2108. assign rdata2 = regs[~raddr2[4:0]];
  2109. endmodule
  2110. /***************************************************************
  2111. * picorv32_pcpi_mul
  2112. ***************************************************************/
  2113. module picorv32_pcpi_mul #(
  2114. parameter STEPS_AT_ONCE = 1,
  2115. parameter CARRY_CHAIN = 4
  2116. ) (
  2117. input clk, resetn,
  2118. input pcpi_valid,
  2119. input [31:0] pcpi_insn,
  2120. input [31:0] pcpi_rs1,
  2121. input [31:0] pcpi_rs2,
  2122. output reg pcpi_wr,
  2123. output reg [31:0] pcpi_rd,
  2124. output reg pcpi_wait,
  2125. output reg pcpi_ready
  2126. );
  2127. reg instr_mul, instr_mulh, instr_mulhsu, instr_mulhu;
  2128. wire instr_any_mul = |{instr_mul, instr_mulh, instr_mulhsu, instr_mulhu};
  2129. wire instr_any_mulh = |{instr_mulh, instr_mulhsu, instr_mulhu};
  2130. wire instr_rs1_signed = |{instr_mulh, instr_mulhsu};
  2131. wire instr_rs2_signed = |{instr_mulh};
  2132. reg pcpi_wait_q;
  2133. wire mul_start = pcpi_wait && !pcpi_wait_q;
  2134. always @(posedge clk) begin
  2135. instr_mul <= 0;
  2136. instr_mulh <= 0;
  2137. instr_mulhsu <= 0;
  2138. instr_mulhu <= 0;
  2139. if (resetn && pcpi_valid && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001) begin
  2140. case (pcpi_insn[14:12])
  2141. 3'b000: instr_mul <= 1;
  2142. 3'b001: instr_mulh <= 1;
  2143. 3'b010: instr_mulhsu <= 1;
  2144. 3'b011: instr_mulhu <= 1;
  2145. endcase
  2146. end
  2147. pcpi_wait <= instr_any_mul;
  2148. pcpi_wait_q <= pcpi_wait;
  2149. end
  2150. reg [63:0] rs1, rs2, rd, rdx;
  2151. reg [63:0] next_rs1, next_rs2, this_rs2;
  2152. reg [63:0] next_rd, next_rdx, next_rdt;
  2153. reg [6:0] mul_counter;
  2154. reg mul_waiting;
  2155. reg mul_finish;
  2156. integer i, j;
  2157. // carry save accumulator
  2158. always @* begin
  2159. next_rd = rd;
  2160. next_rdx = rdx;
  2161. next_rs1 = rs1;
  2162. next_rs2 = rs2;
  2163. for (i = 0; i < STEPS_AT_ONCE; i=i+1) begin
  2164. this_rs2 = next_rs1[0] ? next_rs2 : 0;
  2165. if (CARRY_CHAIN == 0) begin
  2166. next_rdt = next_rd ^ next_rdx ^ this_rs2;
  2167. next_rdx = ((next_rd & next_rdx) | (next_rd & this_rs2) | (next_rdx & this_rs2)) << 1;
  2168. next_rd = next_rdt;
  2169. end else begin
  2170. next_rdt = 0;
  2171. for (j = 0; j < 64; j = j + CARRY_CHAIN)
  2172. {next_rdt[j+CARRY_CHAIN-1], next_rd[j +: CARRY_CHAIN]} =
  2173. next_rd[j +: CARRY_CHAIN] + next_rdx[j +: CARRY_CHAIN] + this_rs2[j +: CARRY_CHAIN];
  2174. next_rdx = next_rdt << 1;
  2175. end
  2176. next_rs1 = next_rs1 >> 1;
  2177. next_rs2 = next_rs2 << 1;
  2178. end
  2179. end
  2180. always @(posedge clk) begin
  2181. mul_finish <= 0;
  2182. if (!resetn) begin
  2183. mul_waiting <= 1;
  2184. end else
  2185. if (mul_waiting) begin
  2186. if (instr_rs1_signed)
  2187. rs1 <= $signed(pcpi_rs1);
  2188. else
  2189. rs1 <= $unsigned(pcpi_rs1);
  2190. if (instr_rs2_signed)
  2191. rs2 <= $signed(pcpi_rs2);
  2192. else
  2193. rs2 <= $unsigned(pcpi_rs2);
  2194. rd <= 0;
  2195. rdx <= 0;
  2196. mul_counter <= (instr_any_mulh ? 63 - STEPS_AT_ONCE : 31 - STEPS_AT_ONCE);
  2197. mul_waiting <= !mul_start;
  2198. end else begin
  2199. rd <= next_rd;
  2200. rdx <= next_rdx;
  2201. rs1 <= next_rs1;
  2202. rs2 <= next_rs2;
  2203. mul_counter <= mul_counter - STEPS_AT_ONCE;
  2204. if (mul_counter[6]) begin
  2205. mul_finish <= 1;
  2206. mul_waiting <= 1;
  2207. end
  2208. end
  2209. end
  2210. always @(posedge clk) begin
  2211. pcpi_wr <= 0;
  2212. pcpi_ready <= 0;
  2213. if (mul_finish && resetn) begin
  2214. pcpi_wr <= 1;
  2215. pcpi_ready <= 1;
  2216. pcpi_rd <= instr_any_mulh ? rd >> 32 : rd;
  2217. end
  2218. end
  2219. endmodule
  2220. module picorv32_pcpi_fast_mul #(
  2221. parameter EXTRA_MUL_FFS = 0,
  2222. parameter EXTRA_INSN_FFS = 0,
  2223. parameter MUL_CLKGATE = 0
  2224. ) (
  2225. input clk, resetn,
  2226. input pcpi_valid,
  2227. input [31:0] pcpi_insn,
  2228. input [31:0] pcpi_rs1,
  2229. input [31:0] pcpi_rs2,
  2230. output pcpi_wr,
  2231. output [31:0] pcpi_rd,
  2232. output pcpi_wait,
  2233. output pcpi_ready
  2234. );
  2235. reg instr_mul, instr_mulh, instr_mulhsu, instr_mulhu;
  2236. wire instr_any_mul = |{instr_mul, instr_mulh, instr_mulhsu, instr_mulhu};
  2237. wire instr_any_mulh = |{instr_mulh, instr_mulhsu, instr_mulhu};
  2238. wire instr_rs1_signed = |{instr_mulh, instr_mulhsu};
  2239. wire instr_rs2_signed = |{instr_mulh};
  2240. reg shift_out;
  2241. reg [3:0] active;
  2242. reg [32:0] rs1, rs2, rs1_q, rs2_q;
  2243. reg [63:0] rd, rd_q;
  2244. wire pcpi_insn_valid = pcpi_valid && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001;
  2245. reg pcpi_insn_valid_q;
  2246. always @* begin
  2247. instr_mul = 0;
  2248. instr_mulh = 0;
  2249. instr_mulhsu = 0;
  2250. instr_mulhu = 0;
  2251. if (resetn && (EXTRA_INSN_FFS ? pcpi_insn_valid_q : pcpi_insn_valid)) begin
  2252. case (pcpi_insn[14:12])
  2253. 3'b000: instr_mul = 1;
  2254. 3'b001: instr_mulh = 1;
  2255. 3'b010: instr_mulhsu = 1;
  2256. 3'b011: instr_mulhu = 1;
  2257. endcase
  2258. end
  2259. end
  2260. always @(posedge clk) begin
  2261. pcpi_insn_valid_q <= pcpi_insn_valid;
  2262. if (!MUL_CLKGATE || active[0]) begin
  2263. rs1_q <= rs1;
  2264. rs2_q <= rs2;
  2265. end
  2266. if (!MUL_CLKGATE || active[1]) begin
  2267. rd <= $signed(EXTRA_MUL_FFS ? rs1_q : rs1) * $signed(EXTRA_MUL_FFS ? rs2_q : rs2);
  2268. end
  2269. if (!MUL_CLKGATE || active[2]) begin
  2270. rd_q <= rd;
  2271. end
  2272. end
  2273. always @(posedge clk) begin
  2274. if (instr_any_mul && !(EXTRA_MUL_FFS ? active[3:0] : active[1:0])) begin
  2275. if (instr_rs1_signed)
  2276. rs1 <= $signed(pcpi_rs1);
  2277. else
  2278. rs1 <= $unsigned(pcpi_rs1);
  2279. if (instr_rs2_signed)
  2280. rs2 <= $signed(pcpi_rs2);
  2281. else
  2282. rs2 <= $unsigned(pcpi_rs2);
  2283. active[0] <= 1;
  2284. end else begin
  2285. active[0] <= 0;
  2286. end
  2287. active[3:1] <= active;
  2288. shift_out <= instr_any_mulh;
  2289. if (!resetn)
  2290. active <= 0;
  2291. end
  2292. assign pcpi_wr = active[EXTRA_MUL_FFS ? 3 : 1];
  2293. assign pcpi_wait = 0;
  2294. assign pcpi_ready = active[EXTRA_MUL_FFS ? 3 : 1];
  2295. `ifdef RISCV_FORMAL_ALTOPS
  2296. assign pcpi_rd =
  2297. instr_mul ? (pcpi_rs1 + pcpi_rs2) ^ 32'h5876063e :
  2298. instr_mulh ? (pcpi_rs1 + pcpi_rs2) ^ 32'hf6583fb7 :
  2299. instr_mulhsu ? (pcpi_rs1 - pcpi_rs2) ^ 32'hecfbe137 :
  2300. instr_mulhu ? (pcpi_rs1 + pcpi_rs2) ^ 32'h949ce5e8 : 1'bx;
  2301. `else
  2302. assign pcpi_rd = shift_out ? (EXTRA_MUL_FFS ? rd_q : rd) >> 32 : (EXTRA_MUL_FFS ? rd_q : rd);
  2303. `endif
  2304. endmodule
  2305. /***************************************************************
  2306. * picorv32_pcpi_div
  2307. ***************************************************************/
  2308. module picorv32_pcpi_div (
  2309. input clk, resetn,
  2310. input pcpi_valid,
  2311. input [31:0] pcpi_insn,
  2312. input [31:0] pcpi_rs1,
  2313. input [31:0] pcpi_rs2,
  2314. output reg pcpi_wr,
  2315. output reg [31:0] pcpi_rd,
  2316. output reg pcpi_wait,
  2317. output reg pcpi_ready
  2318. );
  2319. reg instr_div, instr_divu, instr_rem, instr_remu;
  2320. wire instr_any_div_rem = |{instr_div, instr_divu, instr_rem, instr_remu};
  2321. reg pcpi_wait_q;
  2322. wire start = pcpi_wait && !pcpi_wait_q;
  2323. always @(posedge clk) begin
  2324. instr_div <= 0;
  2325. instr_divu <= 0;
  2326. instr_rem <= 0;
  2327. instr_remu <= 0;
  2328. if (resetn && pcpi_valid && !pcpi_ready && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001) begin
  2329. case (pcpi_insn[14:12])
  2330. 3'b100: instr_div <= 1;
  2331. 3'b101: instr_divu <= 1;
  2332. 3'b110: instr_rem <= 1;
  2333. 3'b111: instr_remu <= 1;
  2334. endcase
  2335. end
  2336. pcpi_wait <= instr_any_div_rem && resetn;
  2337. pcpi_wait_q <= pcpi_wait && resetn;
  2338. end
  2339. reg [31:0] dividend;
  2340. reg [62:0] divisor;
  2341. reg [31:0] quotient;
  2342. reg [31:0] quotient_msk;
  2343. reg running;
  2344. reg outsign;
  2345. always @(posedge clk) begin
  2346. pcpi_ready <= 0;
  2347. pcpi_wr <= 0;
  2348. pcpi_rd <= 'bx;
  2349. if (!resetn) begin
  2350. running <= 0;
  2351. end else
  2352. if (start) begin
  2353. running <= 1;
  2354. dividend <= (instr_div || instr_rem) && pcpi_rs1[31] ? -pcpi_rs1 : pcpi_rs1;
  2355. divisor <= ((instr_div || instr_rem) && pcpi_rs2[31] ? -pcpi_rs2 : pcpi_rs2) << 31;
  2356. outsign <= (instr_div && (pcpi_rs1[31] != pcpi_rs2[31]) && |pcpi_rs2) || (instr_rem && pcpi_rs1[31]);
  2357. quotient <= 0;
  2358. quotient_msk <= 1 << 31;
  2359. end else
  2360. if (!quotient_msk && running) begin
  2361. running <= 0;
  2362. pcpi_ready <= 1;
  2363. pcpi_wr <= 1;
  2364. `ifdef RISCV_FORMAL_ALTOPS
  2365. case (1)
  2366. instr_div: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h7f8529ec;
  2367. instr_divu: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h10e8fd70;
  2368. instr_rem: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h8da68fa5;
  2369. instr_remu: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h3138d0e1;
  2370. endcase
  2371. `else
  2372. if (instr_div || instr_divu)
  2373. pcpi_rd <= outsign ? -quotient : quotient;
  2374. else
  2375. pcpi_rd <= outsign ? -dividend : dividend;
  2376. `endif
  2377. end else begin
  2378. if (divisor <= dividend) begin
  2379. dividend <= dividend - divisor;
  2380. quotient <= quotient | quotient_msk;
  2381. end
  2382. divisor <= divisor >> 1;
  2383. `ifdef RISCV_FORMAL_ALTOPS
  2384. quotient_msk <= quotient_msk >> 5;
  2385. `else
  2386. quotient_msk <= quotient_msk >> 1;
  2387. `endif
  2388. end
  2389. end
  2390. endmodule
  2391. /***************************************************************
  2392. * picorv32_axi
  2393. ***************************************************************/
  2394. module picorv32_axi #(
  2395. parameter [ 0:0] ENABLE_COUNTERS = 1,
  2396. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  2397. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  2398. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  2399. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  2400. parameter [ 0:0] BARREL_SHIFTER = 0,
  2401. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  2402. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  2403. parameter [ 0:0] COMPRESSED_ISA = 0,
  2404. parameter [ 0:0] CATCH_MISALIGN = 1,
  2405. parameter [ 0:0] CATCH_ILLINSN = 1,
  2406. parameter [ 0:0] ENABLE_PCPI = 0,
  2407. parameter [ 0:0] ENABLE_MUL = 0,
  2408. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  2409. parameter [ 0:0] ENABLE_DIV = 0,
  2410. parameter [ 0:0] ENABLE_IRQ = 0,
  2411. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  2412. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  2413. parameter [ 0:0] ENABLE_TRACE = 0,
  2414. parameter [ 0:0] REGS_INIT_ZERO = 0,
  2415. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  2416. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  2417. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  2418. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  2419. parameter [31:0] STACKADDR = 32'h ffff_ffff
  2420. ) (
  2421. input clk, resetn,
  2422. output trap,
  2423. // AXI4-lite master memory interface
  2424. output mem_axi_awvalid,
  2425. input mem_axi_awready,
  2426. output [31:0] mem_axi_awaddr,
  2427. output [ 2:0] mem_axi_awprot,
  2428. output mem_axi_wvalid,
  2429. input mem_axi_wready,
  2430. output [31:0] mem_axi_wdata,
  2431. output [ 3:0] mem_axi_wstrb,
  2432. input mem_axi_bvalid,
  2433. output mem_axi_bready,
  2434. output mem_axi_arvalid,
  2435. input mem_axi_arready,
  2436. output [31:0] mem_axi_araddr,
  2437. output [ 2:0] mem_axi_arprot,
  2438. input mem_axi_rvalid,
  2439. output mem_axi_rready,
  2440. input [31:0] mem_axi_rdata,
  2441. // Pico Co-Processor Interface (PCPI)
  2442. output pcpi_valid,
  2443. output [31:0] pcpi_insn,
  2444. output [31:0] pcpi_rs1,
  2445. output [31:0] pcpi_rs2,
  2446. input pcpi_wr,
  2447. input [31:0] pcpi_rd,
  2448. input pcpi_wait,
  2449. input pcpi_ready,
  2450. // IRQ interface
  2451. input [31:0] irq,
  2452. output [31:0] eoi,
  2453. `ifdef RISCV_FORMAL
  2454. output rvfi_valid,
  2455. output [63:0] rvfi_order,
  2456. output [31:0] rvfi_insn,
  2457. output rvfi_trap,
  2458. output rvfi_halt,
  2459. output rvfi_intr,
  2460. output [ 4:0] rvfi_rs1_addr,
  2461. output [ 4:0] rvfi_rs2_addr,
  2462. output [31:0] rvfi_rs1_rdata,
  2463. output [31:0] rvfi_rs2_rdata,
  2464. output [ 4:0] rvfi_rd_addr,
  2465. output [31:0] rvfi_rd_wdata,
  2466. output [31:0] rvfi_pc_rdata,
  2467. output [31:0] rvfi_pc_wdata,
  2468. output [31:0] rvfi_mem_addr,
  2469. output [ 3:0] rvfi_mem_rmask,
  2470. output [ 3:0] rvfi_mem_wmask,
  2471. output [31:0] rvfi_mem_rdata,
  2472. output [31:0] rvfi_mem_wdata,
  2473. `endif
  2474. // Trace Interface
  2475. output trace_valid,
  2476. output [35:0] trace_data
  2477. );
  2478. wire mem_valid;
  2479. wire [31:0] mem_addr;
  2480. wire [31:0] mem_wdata;
  2481. wire [ 3:0] mem_wstrb;
  2482. wire mem_instr;
  2483. wire mem_ready;
  2484. wire [31:0] mem_rdata;
  2485. picorv32_axi_adapter axi_adapter (
  2486. .clk (clk ),
  2487. .resetn (resetn ),
  2488. .mem_axi_awvalid(mem_axi_awvalid),
  2489. .mem_axi_awready(mem_axi_awready),
  2490. .mem_axi_awaddr (mem_axi_awaddr ),
  2491. .mem_axi_awprot (mem_axi_awprot ),
  2492. .mem_axi_wvalid (mem_axi_wvalid ),
  2493. .mem_axi_wready (mem_axi_wready ),
  2494. .mem_axi_wdata (mem_axi_wdata ),
  2495. .mem_axi_wstrb (mem_axi_wstrb ),
  2496. .mem_axi_bvalid (mem_axi_bvalid ),
  2497. .mem_axi_bready (mem_axi_bready ),
  2498. .mem_axi_arvalid(mem_axi_arvalid),
  2499. .mem_axi_arready(mem_axi_arready),
  2500. .mem_axi_araddr (mem_axi_araddr ),
  2501. .mem_axi_arprot (mem_axi_arprot ),
  2502. .mem_axi_rvalid (mem_axi_rvalid ),
  2503. .mem_axi_rready (mem_axi_rready ),
  2504. .mem_axi_rdata (mem_axi_rdata ),
  2505. .mem_valid (mem_valid ),
  2506. .mem_instr (mem_instr ),
  2507. .mem_ready (mem_ready ),
  2508. .mem_addr (mem_addr ),
  2509. .mem_wdata (mem_wdata ),
  2510. .mem_wstrb (mem_wstrb ),
  2511. .mem_rdata (mem_rdata )
  2512. );
  2513. picorv32 #(
  2514. .ENABLE_COUNTERS (ENABLE_COUNTERS ),
  2515. .ENABLE_COUNTERS64 (ENABLE_COUNTERS64 ),
  2516. .ENABLE_REGS_16_31 (ENABLE_REGS_16_31 ),
  2517. .ENABLE_REGS_DUALPORT(ENABLE_REGS_DUALPORT),
  2518. .TWO_STAGE_SHIFT (TWO_STAGE_SHIFT ),
  2519. .BARREL_SHIFTER (BARREL_SHIFTER ),
  2520. .TWO_CYCLE_COMPARE (TWO_CYCLE_COMPARE ),
  2521. .TWO_CYCLE_ALU (TWO_CYCLE_ALU ),
  2522. .COMPRESSED_ISA (COMPRESSED_ISA ),
  2523. .CATCH_MISALIGN (CATCH_MISALIGN ),
  2524. .CATCH_ILLINSN (CATCH_ILLINSN ),
  2525. .ENABLE_PCPI (ENABLE_PCPI ),
  2526. .ENABLE_MUL (ENABLE_MUL ),
  2527. .ENABLE_FAST_MUL (ENABLE_FAST_MUL ),
  2528. .ENABLE_DIV (ENABLE_DIV ),
  2529. .ENABLE_IRQ (ENABLE_IRQ ),
  2530. .ENABLE_IRQ_QREGS (ENABLE_IRQ_QREGS ),
  2531. .ENABLE_IRQ_TIMER (ENABLE_IRQ_TIMER ),
  2532. .ENABLE_TRACE (ENABLE_TRACE ),
  2533. .REGS_INIT_ZERO (REGS_INIT_ZERO ),
  2534. .MASKED_IRQ (MASKED_IRQ ),
  2535. .LATCHED_IRQ (LATCHED_IRQ ),
  2536. .PROGADDR_RESET (PROGADDR_RESET ),
  2537. .PROGADDR_IRQ (PROGADDR_IRQ ),
  2538. .STACKADDR (STACKADDR )
  2539. ) picorv32_core (
  2540. .clk (clk ),
  2541. .resetn (resetn),
  2542. .trap (trap ),
  2543. .mem_valid(mem_valid),
  2544. .mem_addr (mem_addr ),
  2545. .mem_wdata(mem_wdata),
  2546. .mem_wstrb(mem_wstrb),
  2547. .mem_instr(mem_instr),
  2548. .mem_ready(mem_ready),
  2549. .mem_rdata(mem_rdata),
  2550. .pcpi_valid(pcpi_valid),
  2551. .pcpi_insn (pcpi_insn ),
  2552. .pcpi_rs1 (pcpi_rs1 ),
  2553. .pcpi_rs2 (pcpi_rs2 ),
  2554. .pcpi_wr (pcpi_wr ),
  2555. .pcpi_rd (pcpi_rd ),
  2556. .pcpi_wait (pcpi_wait ),
  2557. .pcpi_ready(pcpi_ready),
  2558. .irq(irq),
  2559. .eoi(eoi),
  2560. `ifdef RISCV_FORMAL
  2561. .rvfi_valid (rvfi_valid ),
  2562. .rvfi_order (rvfi_order ),
  2563. .rvfi_insn (rvfi_insn ),
  2564. .rvfi_trap (rvfi_trap ),
  2565. .rvfi_halt (rvfi_halt ),
  2566. .rvfi_intr (rvfi_intr ),
  2567. .rvfi_rs1_addr (rvfi_rs1_addr ),
  2568. .rvfi_rs2_addr (rvfi_rs2_addr ),
  2569. .rvfi_rs1_rdata(rvfi_rs1_rdata),
  2570. .rvfi_rs2_rdata(rvfi_rs2_rdata),
  2571. .rvfi_rd_addr (rvfi_rd_addr ),
  2572. .rvfi_rd_wdata (rvfi_rd_wdata ),
  2573. .rvfi_pc_rdata (rvfi_pc_rdata ),
  2574. .rvfi_pc_wdata (rvfi_pc_wdata ),
  2575. .rvfi_mem_addr (rvfi_mem_addr ),
  2576. .rvfi_mem_rmask(rvfi_mem_rmask),
  2577. .rvfi_mem_wmask(rvfi_mem_wmask),
  2578. .rvfi_mem_rdata(rvfi_mem_rdata),
  2579. .rvfi_mem_wdata(rvfi_mem_wdata),
  2580. `endif
  2581. .trace_valid(trace_valid),
  2582. .trace_data (trace_data)
  2583. );
  2584. endmodule
  2585. /***************************************************************
  2586. * picorv32_axi_adapter
  2587. ***************************************************************/
  2588. module picorv32_axi_adapter (
  2589. input clk, resetn,
  2590. // AXI4-lite master memory interface
  2591. output mem_axi_awvalid,
  2592. input mem_axi_awready,
  2593. output [31:0] mem_axi_awaddr,
  2594. output [ 2:0] mem_axi_awprot,
  2595. output mem_axi_wvalid,
  2596. input mem_axi_wready,
  2597. output [31:0] mem_axi_wdata,
  2598. output [ 3:0] mem_axi_wstrb,
  2599. input mem_axi_bvalid,
  2600. output mem_axi_bready,
  2601. output mem_axi_arvalid,
  2602. input mem_axi_arready,
  2603. output [31:0] mem_axi_araddr,
  2604. output [ 2:0] mem_axi_arprot,
  2605. input mem_axi_rvalid,
  2606. output mem_axi_rready,
  2607. input [31:0] mem_axi_rdata,
  2608. // Native PicoRV32 memory interface
  2609. input mem_valid,
  2610. input mem_instr,
  2611. output mem_ready,
  2612. input [31:0] mem_addr,
  2613. input [31:0] mem_wdata,
  2614. input [ 3:0] mem_wstrb,
  2615. output [31:0] mem_rdata
  2616. );
  2617. reg ack_awvalid;
  2618. reg ack_arvalid;
  2619. reg ack_wvalid;
  2620. reg xfer_done;
  2621. assign mem_axi_awvalid = mem_valid && |mem_wstrb && !ack_awvalid;
  2622. assign mem_axi_awaddr = mem_addr;
  2623. assign mem_axi_awprot = 0;
  2624. assign mem_axi_arvalid = mem_valid && !mem_wstrb && !ack_arvalid;
  2625. assign mem_axi_araddr = mem_addr;
  2626. assign mem_axi_arprot = mem_instr ? 3'b100 : 3'b000;
  2627. assign mem_axi_wvalid = mem_valid && |mem_wstrb && !ack_wvalid;
  2628. assign mem_axi_wdata = mem_wdata;
  2629. assign mem_axi_wstrb = mem_wstrb;
  2630. assign mem_ready = mem_axi_bvalid || mem_axi_rvalid;
  2631. assign mem_axi_bready = mem_valid && |mem_wstrb;
  2632. assign mem_axi_rready = mem_valid && !mem_wstrb;
  2633. assign mem_rdata = mem_axi_rdata;
  2634. always @(posedge clk) begin
  2635. if (!resetn) begin
  2636. ack_awvalid <= 0;
  2637. end else begin
  2638. xfer_done <= mem_valid && mem_ready;
  2639. if (mem_axi_awready && mem_axi_awvalid)
  2640. ack_awvalid <= 1;
  2641. if (mem_axi_arready && mem_axi_arvalid)
  2642. ack_arvalid <= 1;
  2643. if (mem_axi_wready && mem_axi_wvalid)
  2644. ack_wvalid <= 1;
  2645. if (xfer_done || !mem_valid) begin
  2646. ack_awvalid <= 0;
  2647. ack_arvalid <= 0;
  2648. ack_wvalid <= 0;
  2649. end
  2650. end
  2651. end
  2652. endmodule
  2653. /***************************************************************
  2654. * picorv32_wb
  2655. ***************************************************************/
  2656. module picorv32_wb #(
  2657. parameter [ 0:0] ENABLE_COUNTERS = 1,
  2658. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  2659. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  2660. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  2661. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  2662. parameter [ 0:0] BARREL_SHIFTER = 0,
  2663. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  2664. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  2665. parameter [ 0:0] COMPRESSED_ISA = 0,
  2666. parameter [ 0:0] CATCH_MISALIGN = 1,
  2667. parameter [ 0:0] CATCH_ILLINSN = 1,
  2668. parameter [ 0:0] ENABLE_PCPI = 0,
  2669. parameter [ 0:0] ENABLE_MUL = 0,
  2670. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  2671. parameter [ 0:0] ENABLE_DIV = 0,
  2672. parameter [ 0:0] ENABLE_IRQ = 0,
  2673. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  2674. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  2675. parameter [ 0:0] ENABLE_TRACE = 0,
  2676. parameter [ 0:0] REGS_INIT_ZERO = 0,
  2677. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  2678. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  2679. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  2680. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  2681. parameter [31:0] STACKADDR = 32'h ffff_ffff
  2682. ) (
  2683. output trap,
  2684. // Wishbone interfaces
  2685. input wb_rst_i,
  2686. input wb_clk_i,
  2687. output reg [31:0] wbm_adr_o,
  2688. output reg [31:0] wbm_dat_o,
  2689. input [31:0] wbm_dat_i,
  2690. output reg wbm_we_o,
  2691. output reg [3:0] wbm_sel_o,
  2692. output reg wbm_stb_o,
  2693. input wbm_ack_i,
  2694. output reg wbm_cyc_o,
  2695. // Pico Co-Processor Interface (PCPI)
  2696. output pcpi_valid,
  2697. output [31:0] pcpi_insn,
  2698. output [31:0] pcpi_rs1,
  2699. output [31:0] pcpi_rs2,
  2700. input pcpi_wr,
  2701. input [31:0] pcpi_rd,
  2702. input pcpi_wait,
  2703. input pcpi_ready,
  2704. // IRQ interface
  2705. input [31:0] irq,
  2706. output [31:0] eoi,
  2707. `ifdef RISCV_FORMAL
  2708. output rvfi_valid,
  2709. output [63:0] rvfi_order,
  2710. output [31:0] rvfi_insn,
  2711. output rvfi_trap,
  2712. output rvfi_halt,
  2713. output rvfi_intr,
  2714. output [ 4:0] rvfi_rs1_addr,
  2715. output [ 4:0] rvfi_rs2_addr,
  2716. output [31:0] rvfi_rs1_rdata,
  2717. output [31:0] rvfi_rs2_rdata,
  2718. output [ 4:0] rvfi_rd_addr,
  2719. output [31:0] rvfi_rd_wdata,
  2720. output [31:0] rvfi_pc_rdata,
  2721. output [31:0] rvfi_pc_wdata,
  2722. output [31:0] rvfi_mem_addr,
  2723. output [ 3:0] rvfi_mem_rmask,
  2724. output [ 3:0] rvfi_mem_wmask,
  2725. output [31:0] rvfi_mem_rdata,
  2726. output [31:0] rvfi_mem_wdata,
  2727. `endif
  2728. // Trace Interface
  2729. output trace_valid,
  2730. output [35:0] trace_data,
  2731. output mem_instr
  2732. );
  2733. wire mem_valid;
  2734. wire [31:0] mem_addr;
  2735. wire [31:0] mem_wdata;
  2736. wire [ 3:0] mem_wstrb;
  2737. reg mem_ready;
  2738. reg [31:0] mem_rdata;
  2739. wire clk;
  2740. wire resetn;
  2741. assign clk = wb_clk_i;
  2742. assign resetn = ~wb_rst_i;
  2743. picorv32 #(
  2744. .ENABLE_COUNTERS (ENABLE_COUNTERS ),
  2745. .ENABLE_COUNTERS64 (ENABLE_COUNTERS64 ),
  2746. .ENABLE_REGS_16_31 (ENABLE_REGS_16_31 ),
  2747. .ENABLE_REGS_DUALPORT(ENABLE_REGS_DUALPORT),
  2748. .TWO_STAGE_SHIFT (TWO_STAGE_SHIFT ),
  2749. .BARREL_SHIFTER (BARREL_SHIFTER ),
  2750. .TWO_CYCLE_COMPARE (TWO_CYCLE_COMPARE ),
  2751. .TWO_CYCLE_ALU (TWO_CYCLE_ALU ),
  2752. .COMPRESSED_ISA (COMPRESSED_ISA ),
  2753. .CATCH_MISALIGN (CATCH_MISALIGN ),
  2754. .CATCH_ILLINSN (CATCH_ILLINSN ),
  2755. .ENABLE_PCPI (ENABLE_PCPI ),
  2756. .ENABLE_MUL (ENABLE_MUL ),
  2757. .ENABLE_FAST_MUL (ENABLE_FAST_MUL ),
  2758. .ENABLE_DIV (ENABLE_DIV ),
  2759. .ENABLE_IRQ (ENABLE_IRQ ),
  2760. .ENABLE_IRQ_QREGS (ENABLE_IRQ_QREGS ),
  2761. .ENABLE_IRQ_TIMER (ENABLE_IRQ_TIMER ),
  2762. .ENABLE_TRACE (ENABLE_TRACE ),
  2763. .REGS_INIT_ZERO (REGS_INIT_ZERO ),
  2764. .MASKED_IRQ (MASKED_IRQ ),
  2765. .LATCHED_IRQ (LATCHED_IRQ ),
  2766. .PROGADDR_RESET (PROGADDR_RESET ),
  2767. .PROGADDR_IRQ (PROGADDR_IRQ ),
  2768. .STACKADDR (STACKADDR )
  2769. ) picorv32_core (
  2770. .clk (clk ),
  2771. .resetn (resetn),
  2772. .trap (trap ),
  2773. .mem_valid(mem_valid),
  2774. .mem_addr (mem_addr ),
  2775. .mem_wdata(mem_wdata),
  2776. .mem_wstrb(mem_wstrb),
  2777. .mem_instr(mem_instr),
  2778. .mem_ready(mem_ready),
  2779. .mem_rdata(mem_rdata),
  2780. .pcpi_valid(pcpi_valid),
  2781. .pcpi_insn (pcpi_insn ),
  2782. .pcpi_rs1 (pcpi_rs1 ),
  2783. .pcpi_rs2 (pcpi_rs2 ),
  2784. .pcpi_wr (pcpi_wr ),
  2785. .pcpi_rd (pcpi_rd ),
  2786. .pcpi_wait (pcpi_wait ),
  2787. .pcpi_ready(pcpi_ready),
  2788. .irq(irq),
  2789. .eoi(eoi),
  2790. `ifdef RISCV_FORMAL
  2791. .rvfi_valid (rvfi_valid ),
  2792. .rvfi_order (rvfi_order ),
  2793. .rvfi_insn (rvfi_insn ),
  2794. .rvfi_trap (rvfi_trap ),
  2795. .rvfi_halt (rvfi_halt ),
  2796. .rvfi_intr (rvfi_intr ),
  2797. .rvfi_rs1_addr (rvfi_rs1_addr ),
  2798. .rvfi_rs2_addr (rvfi_rs2_addr ),
  2799. .rvfi_rs1_rdata(rvfi_rs1_rdata),
  2800. .rvfi_rs2_rdata(rvfi_rs2_rdata),
  2801. .rvfi_rd_addr (rvfi_rd_addr ),
  2802. .rvfi_rd_wdata (rvfi_rd_wdata ),
  2803. .rvfi_pc_rdata (rvfi_pc_rdata ),
  2804. .rvfi_pc_wdata (rvfi_pc_wdata ),
  2805. .rvfi_mem_addr (rvfi_mem_addr ),
  2806. .rvfi_mem_rmask(rvfi_mem_rmask),
  2807. .rvfi_mem_wmask(rvfi_mem_wmask),
  2808. .rvfi_mem_rdata(rvfi_mem_rdata),
  2809. .rvfi_mem_wdata(rvfi_mem_wdata),
  2810. `endif
  2811. .trace_valid(trace_valid),
  2812. .trace_data (trace_data)
  2813. );
  2814. localparam IDLE = 2'b00;
  2815. localparam WBSTART = 2'b01;
  2816. localparam WBEND = 2'b10;
  2817. reg [1:0] state;
  2818. wire we;
  2819. assign we = (mem_wstrb[0] | mem_wstrb[1] | mem_wstrb[2] | mem_wstrb[3]);
  2820. always @(posedge wb_clk_i) begin
  2821. if (wb_rst_i) begin
  2822. wbm_adr_o <= 0;
  2823. wbm_dat_o <= 0;
  2824. wbm_we_o <= 0;
  2825. wbm_sel_o <= 0;
  2826. wbm_stb_o <= 0;
  2827. wbm_cyc_o <= 0;
  2828. state <= IDLE;
  2829. end else begin
  2830. case (state)
  2831. IDLE: begin
  2832. if (mem_valid) begin
  2833. wbm_adr_o <= mem_addr;
  2834. wbm_dat_o <= mem_wdata;
  2835. wbm_we_o <= we;
  2836. wbm_sel_o <= mem_wstrb;
  2837. wbm_stb_o <= 1'b1;
  2838. wbm_cyc_o <= 1'b1;
  2839. state <= WBSTART;
  2840. end else begin
  2841. mem_ready <= 1'b0;
  2842. wbm_stb_o <= 1'b0;
  2843. wbm_cyc_o <= 1'b0;
  2844. wbm_we_o <= 1'b0;
  2845. end
  2846. end
  2847. WBSTART:begin
  2848. if (wbm_ack_i) begin
  2849. mem_rdata <= wbm_dat_i;
  2850. mem_ready <= 1'b1;
  2851. state <= WBEND;
  2852. wbm_stb_o <= 1'b0;
  2853. wbm_cyc_o <= 1'b0;
  2854. wbm_we_o <= 1'b0;
  2855. end
  2856. end
  2857. WBEND: begin
  2858. mem_ready <= 1'b0;
  2859. state <= IDLE;
  2860. end
  2861. default:
  2862. state <= IDLE;
  2863. endcase
  2864. end
  2865. end
  2866. endmodule