| 123456789101112131415161718192021222324252627282930313233343536373839404142434445 | //altint_osc CBX_AUTO_BLACKBOX="ALL" CBX_SINGLE_OUTPUT_FILE="ON" DEVICE_FAMILY="Cyclone IV E" clkout oscena//VERSION_BEGIN 22.1 cbx_altint_osc 2022:10:25:15:32:10:SC cbx_arriav 2022:10:25:15:32:09:SC cbx_cycloneii 2022:10:25:15:32:10:SC cbx_lpm_add_sub 2022:10:25:15:32:10:SC cbx_lpm_compare 2022:10:25:15:32:10:SC cbx_lpm_counter 2022:10:25:15:32:10:SC cbx_lpm_decode 2022:10:25:15:32:10:SC cbx_mgl 2022:10:25:15:42:35:SC cbx_nadder 2022:10:25:15:32:10:SC cbx_nightfury 2022:10:25:15:32:10:SC cbx_stratix 2022:10:25:15:32:10:SC cbx_stratixii 2022:10:25:15:32:10:SC cbx_stratixiii 2022:10:25:15:32:10:SC cbx_stratixv 2022:10:25:15:32:10:SC cbx_tgx 2022:10:25:15:32:10:SC cbx_zippleback 2022:10:25:15:32:10:SC  VERSION_END// synthesis VERILOG_INPUT_VERSION VERILOG_2001// altera message_off 10463// Copyright (C) 2022  Intel Corporation. All rights reserved.//  Your use of Intel Corporation's design tools, logic functions //  and other software and tools, and any partner logic //  functions, and any output files from any of the foregoing //  (including device programming or simulation files), and any //  associated documentation or information are expressly subject //  to the terms and conditions of the Intel Program License //  Subscription Agreement, the Intel Quartus Prime License Agreement,//  the Intel FPGA IP License Agreement, or other applicable license//  agreement, including, without limitation, that your use is for//  the sole purpose of programming logic devices manufactured by//  Intel and sold by Intel or its authorized distributors.  Please//  refer to the applicable agreement for further details, at//  https://fpgasoftware.intel.com/eula.//synthesis_resources = cycloneive_oscillator 1 //synopsys translate_off`timescale 1 ps / 1 ps//synopsys translate_onmodule  altera_int_osc	( 	clkout,	oscena) /* synthesis synthesis_clearbox=1 */;	output   clkout;	input   oscena;	wire  wire_sd1_clkout;	cycloneive_oscillator   sd1	( 	.clkout(wire_sd1_clkout),	.oscena(oscena));	assign		clkout = wire_sd1_clkout;endmodule //altera_int_osc//VALID FILE
 |