123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248 |
- // megafunction wizard: %RAM: 2-PORT%
- // GENERATION: STANDARD
- // VERSION: WM1.0
- // MODULE: altsyncram
- // ============================================================
- // File Name: statusram.v
- // Megafunction Name(s):
- // altsyncram
- //
- // Simulation Library Files(s):
- // altera_mf
- // ============================================================
- // ************************************************************
- // THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
- //
- // 20.1.1 Build 720 11/11/2020 SJ Lite Edition
- // ************************************************************
- //Copyright (C) 2020 Intel Corporation. All rights reserved.
- //Your use of Intel Corporation's design tools, logic functions
- //and other software and tools, and any partner logic
- //functions, and any output files from any of the foregoing
- //(including device programming or simulation files), and any
- //associated documentation or information are expressly subject
- //to the terms and conditions of the Intel Program License
- //Subscription Agreement, the Intel Quartus Prime License Agreement,
- //the Intel FPGA IP License Agreement, or other applicable license
- //agreement, including, without limitation, that your use is for
- //the sole purpose of programming logic devices manufactured by
- //Intel and sold by Intel or its authorized distributors. Please
- //refer to the applicable agreement for further details, at
- //https://fpgasoftware.intel.com/eula.
- // synopsys translate_off
- `timescale 1 ps / 1 ps
- // synopsys translate_on
- module statusram (
- aclr,
- address_a,
- address_b,
- clock,
- data_a,
- data_b,
- wren_a,
- wren_b,
- q_a,
- q_b);
- input aclr;
- input [5:0] address_a;
- input [5:0] address_b;
- input clock;
- input [15:0] data_a;
- input [15:0] data_b;
- input wren_a;
- input wren_b;
- output [15:0] q_a;
- output [15:0] q_b;
- `ifndef ALTERA_RESERVED_QIS
- // synopsys translate_off
- `endif
- tri0 aclr;
- tri1 clock;
- tri0 wren_a;
- tri0 wren_b;
- `ifndef ALTERA_RESERVED_QIS
- // synopsys translate_on
- `endif
- wire [15:0] sub_wire0;
- wire [15:0] sub_wire1;
- wire [15:0] q_a = sub_wire0[15:0];
- wire [15:0] q_b = sub_wire1[15:0];
- altsyncram altsyncram_component (
- .aclr0 (aclr),
- .address_a (address_a),
- .address_b (address_b),
- .clock0 (clock),
- .data_a (data_a),
- .data_b (data_b),
- .wren_a (wren_a),
- .wren_b (wren_b),
- .q_a (sub_wire0),
- .q_b (sub_wire1),
- .aclr1 (1'b0),
- .addressstall_a (1'b0),
- .addressstall_b (1'b0),
- .byteena_a (1'b1),
- .byteena_b (1'b1),
- .clock1 (1'b1),
- .clocken0 (1'b1),
- .clocken1 (1'b1),
- .clocken2 (1'b1),
- .clocken3 (1'b1),
- .eccstatus (),
- .rden_a (1'b1),
- .rden_b (1'b1));
- defparam
- altsyncram_component.address_reg_b = "CLOCK0",
- altsyncram_component.clock_enable_input_a = "BYPASS",
- altsyncram_component.clock_enable_input_b = "BYPASS",
- altsyncram_component.clock_enable_output_a = "BYPASS",
- altsyncram_component.clock_enable_output_b = "BYPASS",
- altsyncram_component.indata_reg_b = "CLOCK0",
- altsyncram_component.intended_device_family = "Cyclone IV E",
- altsyncram_component.lpm_type = "altsyncram",
- altsyncram_component.numwords_a = 64,
- altsyncram_component.numwords_b = 64,
- altsyncram_component.operation_mode = "BIDIR_DUAL_PORT",
- altsyncram_component.outdata_aclr_a = "CLEAR0",
- altsyncram_component.outdata_aclr_b = "CLEAR0",
- altsyncram_component.outdata_reg_a = "CLOCK0",
- altsyncram_component.outdata_reg_b = "CLOCK0",
- altsyncram_component.power_up_uninitialized = "FALSE",
- altsyncram_component.read_during_write_mode_mixed_ports = "OLD_DATA",
- altsyncram_component.read_during_write_mode_port_a = "OLD_DATA",
- altsyncram_component.read_during_write_mode_port_b = "OLD_DATA",
- altsyncram_component.widthad_a = 6,
- altsyncram_component.widthad_b = 6,
- altsyncram_component.width_a = 16,
- altsyncram_component.width_b = 16,
- altsyncram_component.width_byteena_a = 1,
- altsyncram_component.width_byteena_b = 1,
- altsyncram_component.wrcontrol_wraddress_reg_b = "CLOCK0";
- endmodule
- // ============================================================
- // CNX file retrieval info
- // ============================================================
- // Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
- // Retrieval info: PRIVATE: ADDRESSSTALL_B NUMERIC "0"
- // Retrieval info: PRIVATE: BYTEENA_ACLR_A NUMERIC "0"
- // Retrieval info: PRIVATE: BYTEENA_ACLR_B NUMERIC "0"
- // Retrieval info: PRIVATE: BYTE_ENABLE_A NUMERIC "0"
- // Retrieval info: PRIVATE: BYTE_ENABLE_B NUMERIC "0"
- // Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
- // Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
- // Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0"
- // Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_B NUMERIC "0"
- // Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0"
- // Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_B NUMERIC "0"
- // Retrieval info: PRIVATE: CLRdata NUMERIC "0"
- // Retrieval info: PRIVATE: CLRq NUMERIC "1"
- // Retrieval info: PRIVATE: CLRrdaddress NUMERIC "0"
- // Retrieval info: PRIVATE: CLRrren NUMERIC "0"
- // Retrieval info: PRIVATE: CLRwraddress NUMERIC "0"
- // Retrieval info: PRIVATE: CLRwren NUMERIC "0"
- // Retrieval info: PRIVATE: Clock NUMERIC "0"
- // Retrieval info: PRIVATE: Clock_A NUMERIC "0"
- // Retrieval info: PRIVATE: Clock_B NUMERIC "0"
- // Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
- // Retrieval info: PRIVATE: INDATA_ACLR_B NUMERIC "0"
- // Retrieval info: PRIVATE: INDATA_REG_B NUMERIC "1"
- // Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
- // Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
- // Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
- // Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
- // Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
- // Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
- // Retrieval info: PRIVATE: MEMSIZE NUMERIC "1024"
- // Retrieval info: PRIVATE: MEM_IN_BITS NUMERIC "0"
- // Retrieval info: PRIVATE: MIFfilename STRING ""
- // Retrieval info: PRIVATE: OPERATION_MODE NUMERIC "3"
- // Retrieval info: PRIVATE: OUTDATA_ACLR_B NUMERIC "1"
- // Retrieval info: PRIVATE: OUTDATA_REG_B NUMERIC "1"
- // Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
- // Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_MIXED_PORTS NUMERIC "1"
- // Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "1"
- // Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_B NUMERIC "1"
- // Retrieval info: PRIVATE: REGdata NUMERIC "1"
- // Retrieval info: PRIVATE: REGq NUMERIC "1"
- // Retrieval info: PRIVATE: REGrdaddress NUMERIC "0"
- // Retrieval info: PRIVATE: REGrren NUMERIC "0"
- // Retrieval info: PRIVATE: REGwraddress NUMERIC "1"
- // Retrieval info: PRIVATE: REGwren NUMERIC "1"
- // Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
- // Retrieval info: PRIVATE: USE_DIFF_CLKEN NUMERIC "0"
- // Retrieval info: PRIVATE: UseDPRAM NUMERIC "1"
- // Retrieval info: PRIVATE: VarWidth NUMERIC "0"
- // Retrieval info: PRIVATE: WIDTH_READ_A NUMERIC "16"
- // Retrieval info: PRIVATE: WIDTH_READ_B NUMERIC "16"
- // Retrieval info: PRIVATE: WIDTH_WRITE_A NUMERIC "16"
- // Retrieval info: PRIVATE: WIDTH_WRITE_B NUMERIC "16"
- // Retrieval info: PRIVATE: WRADDR_ACLR_B NUMERIC "0"
- // Retrieval info: PRIVATE: WRADDR_REG_B NUMERIC "1"
- // Retrieval info: PRIVATE: WRCTRL_ACLR_B NUMERIC "0"
- // Retrieval info: PRIVATE: enable NUMERIC "0"
- // Retrieval info: PRIVATE: rden NUMERIC "0"
- // Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
- // Retrieval info: CONSTANT: ADDRESS_REG_B STRING "CLOCK0"
- // Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
- // Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_B STRING "BYPASS"
- // Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
- // Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_B STRING "BYPASS"
- // Retrieval info: CONSTANT: INDATA_REG_B STRING "CLOCK0"
- // Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
- // Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
- // Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "64"
- // Retrieval info: CONSTANT: NUMWORDS_B NUMERIC "64"
- // Retrieval info: CONSTANT: OPERATION_MODE STRING "BIDIR_DUAL_PORT"
- // Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "CLEAR0"
- // Retrieval info: CONSTANT: OUTDATA_ACLR_B STRING "CLEAR0"
- // Retrieval info: CONSTANT: OUTDATA_REG_A STRING "CLOCK0"
- // Retrieval info: CONSTANT: OUTDATA_REG_B STRING "CLOCK0"
- // Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
- // Retrieval info: CONSTANT: READ_DURING_WRITE_MODE_MIXED_PORTS STRING "OLD_DATA"
- // Retrieval info: CONSTANT: READ_DURING_WRITE_MODE_PORT_A STRING "OLD_DATA"
- // Retrieval info: CONSTANT: READ_DURING_WRITE_MODE_PORT_B STRING "OLD_DATA"
- // Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "6"
- // Retrieval info: CONSTANT: WIDTHAD_B NUMERIC "6"
- // Retrieval info: CONSTANT: WIDTH_A NUMERIC "16"
- // Retrieval info: CONSTANT: WIDTH_B NUMERIC "16"
- // Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
- // Retrieval info: CONSTANT: WIDTH_BYTEENA_B NUMERIC "1"
- // Retrieval info: CONSTANT: WRCONTROL_WRADDRESS_REG_B STRING "CLOCK0"
- // Retrieval info: USED_PORT: aclr 0 0 0 0 INPUT GND "aclr"
- // Retrieval info: USED_PORT: address_a 0 0 6 0 INPUT NODEFVAL "address_a[5..0]"
- // Retrieval info: USED_PORT: address_b 0 0 6 0 INPUT NODEFVAL "address_b[5..0]"
- // Retrieval info: USED_PORT: clock 0 0 0 0 INPUT VCC "clock"
- // Retrieval info: USED_PORT: data_a 0 0 16 0 INPUT NODEFVAL "data_a[15..0]"
- // Retrieval info: USED_PORT: data_b 0 0 16 0 INPUT NODEFVAL "data_b[15..0]"
- // Retrieval info: USED_PORT: q_a 0 0 16 0 OUTPUT NODEFVAL "q_a[15..0]"
- // Retrieval info: USED_PORT: q_b 0 0 16 0 OUTPUT NODEFVAL "q_b[15..0]"
- // Retrieval info: USED_PORT: wren_a 0 0 0 0 INPUT GND "wren_a"
- // Retrieval info: USED_PORT: wren_b 0 0 0 0 INPUT GND "wren_b"
- // Retrieval info: CONNECT: @aclr0 0 0 0 0 aclr 0 0 0 0
- // Retrieval info: CONNECT: @address_a 0 0 6 0 address_a 0 0 6 0
- // Retrieval info: CONNECT: @address_b 0 0 6 0 address_b 0 0 6 0
- // Retrieval info: CONNECT: @clock0 0 0 0 0 clock 0 0 0 0
- // Retrieval info: CONNECT: @data_a 0 0 16 0 data_a 0 0 16 0
- // Retrieval info: CONNECT: @data_b 0 0 16 0 data_b 0 0 16 0
- // Retrieval info: CONNECT: @wren_a 0 0 0 0 wren_a 0 0 0 0
- // Retrieval info: CONNECT: @wren_b 0 0 0 0 wren_b 0 0 0 0
- // Retrieval info: CONNECT: q_a 0 0 16 0 @q_a 0 0 16 0
- // Retrieval info: CONNECT: q_b 0 0 16 0 @q_b 0 0 16 0
- // Retrieval info: GEN_FILE: TYPE_NORMAL statusram.v TRUE
- // Retrieval info: GEN_FILE: TYPE_NORMAL statusram.inc FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL statusram.cmp FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL statusram.bsf FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL statusram_inst.v TRUE
- // Retrieval info: GEN_FILE: TYPE_NORMAL statusram_bb.v TRUE
- // Retrieval info: LIB_FILE: altera_mf
|