picorv32.v 93 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052
  1. /*
  2. * PicoRV32 -- A Small RISC-V (RV32I) Processor Core
  3. *
  4. * Copyright (C) 2015 Clifford Wolf <clifford@clifford.at>
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. */
  19. /* verilator lint_off WIDTH */
  20. /* verilator lint_off PINMISSING */
  21. /* verilator lint_off CASEOVERLAP */
  22. /* verilator lint_off CASEINCOMPLETE */
  23. `timescale 1 ns / 1 ps
  24. // `default_nettype none
  25. // `define DEBUGNETS
  26. // `define DEBUGREGS
  27. // `define DEBUGASM
  28. // `define DEBUG
  29. `ifdef DEBUG
  30. `define debug(debug_command) debug_command
  31. `else
  32. `define debug(debug_command)
  33. `endif
  34. `ifdef FORMAL
  35. `define FORMAL_KEEP (* keep *)
  36. `define assert(assert_expr) assert(assert_expr)
  37. `else
  38. `ifdef DEBUGNETS
  39. `define FORMAL_KEEP (* keep *)
  40. `else
  41. `define FORMAL_KEEP
  42. `endif
  43. `define assert(assert_expr) empty_statement
  44. `endif
  45. // uncomment this for register file in extra module
  46. // `define PICORV32_REGS picorv32_regs
  47. // this macro can be used to check if the verilog files in your
  48. // design are read in the correct order.
  49. `define PICORV32_V
  50. /***************************************************************
  51. * picorv32
  52. ***************************************************************/
  53. module picorv32 #(
  54. parameter [ 0:0] ENABLE_COUNTERS = 1,
  55. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  56. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  57. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  58. parameter [ 0:0] LATCHED_MEM_RDATA = 0,
  59. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  60. parameter [ 0:0] BARREL_SHIFTER = 0,
  61. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  62. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  63. parameter [ 0:0] COMPRESSED_ISA = 0,
  64. parameter [ 0:0] CATCH_MISALIGN = 1,
  65. parameter [ 0:0] CATCH_ILLINSN = 1,
  66. parameter [ 0:0] ENABLE_PCPI = 0,
  67. parameter [ 0:0] ENABLE_MUL = 0,
  68. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  69. parameter [ 0:0] ENABLE_DIV = 0,
  70. parameter [ 0:0] ENABLE_IRQ = 0,
  71. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  72. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  73. parameter [ 0:0] ENABLE_TRACE = 0,
  74. parameter [ 0:0] REGS_INIT_ZERO = 0,
  75. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  76. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  77. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  78. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  79. parameter [31:0] STACKADDR = 32'h ffff_ffff
  80. ) (
  81. input clk, resetn,
  82. output reg trap,
  83. output reg mem_valid,
  84. output reg mem_instr,
  85. input mem_ready,
  86. output reg [31:0] mem_addr,
  87. output reg [31:0] mem_wdata,
  88. output reg [ 3:0] mem_wstrb,
  89. input [31:0] mem_rdata,
  90. // Look-Ahead Interface
  91. output mem_la_read,
  92. output mem_la_write,
  93. output [31:0] mem_la_addr,
  94. output reg [31:0] mem_la_wdata,
  95. output reg [ 3:0] mem_la_wstrb,
  96. // Pico Co-Processor Interface (PCPI)
  97. output reg pcpi_valid,
  98. output reg [31:0] pcpi_insn,
  99. output [31:0] pcpi_rs1,
  100. output [31:0] pcpi_rs2,
  101. input pcpi_wr,
  102. input [31:0] pcpi_rd,
  103. input pcpi_wait,
  104. input pcpi_ready,
  105. // IRQ Interface
  106. input [31:0] irq,
  107. output reg [31:0] eoi,
  108. `ifdef RISCV_FORMAL
  109. output reg rvfi_valid,
  110. output reg [63:0] rvfi_order,
  111. output reg [31:0] rvfi_insn,
  112. output reg rvfi_trap,
  113. output reg rvfi_halt,
  114. output reg rvfi_intr,
  115. output reg [ 1:0] rvfi_mode,
  116. output reg [ 1:0] rvfi_ixl,
  117. output reg [ 4:0] rvfi_rs1_addr,
  118. output reg [ 4:0] rvfi_rs2_addr,
  119. output reg [31:0] rvfi_rs1_rdata,
  120. output reg [31:0] rvfi_rs2_rdata,
  121. output reg [ 4:0] rvfi_rd_addr,
  122. output reg [31:0] rvfi_rd_wdata,
  123. output reg [31:0] rvfi_pc_rdata,
  124. output reg [31:0] rvfi_pc_wdata,
  125. output reg [31:0] rvfi_mem_addr,
  126. output reg [ 3:0] rvfi_mem_rmask,
  127. output reg [ 3:0] rvfi_mem_wmask,
  128. output reg [31:0] rvfi_mem_rdata,
  129. output reg [31:0] rvfi_mem_wdata,
  130. output reg [63:0] rvfi_csr_mcycle_rmask,
  131. output reg [63:0] rvfi_csr_mcycle_wmask,
  132. output reg [63:0] rvfi_csr_mcycle_rdata,
  133. output reg [63:0] rvfi_csr_mcycle_wdata,
  134. output reg [63:0] rvfi_csr_minstret_rmask,
  135. output reg [63:0] rvfi_csr_minstret_wmask,
  136. output reg [63:0] rvfi_csr_minstret_rdata,
  137. output reg [63:0] rvfi_csr_minstret_wdata,
  138. `endif
  139. // Trace Interface
  140. output reg trace_valid,
  141. output reg [35:0] trace_data
  142. );
  143. localparam integer irq_timer = 0;
  144. localparam integer irq_ebreak = 1;
  145. localparam integer irq_buserror = 2;
  146. localparam integer irqregs_offset = ENABLE_REGS_16_31 ? 32 : 16;
  147. localparam integer regfile_size = (ENABLE_REGS_16_31 ? 32 : 16) + 4*ENABLE_IRQ*ENABLE_IRQ_QREGS;
  148. localparam integer regindex_bits = (ENABLE_REGS_16_31 ? 5 : 4) + ENABLE_IRQ*ENABLE_IRQ_QREGS;
  149. localparam WITH_PCPI = ENABLE_PCPI || ENABLE_MUL || ENABLE_FAST_MUL || ENABLE_DIV;
  150. localparam [35:0] TRACE_BRANCH = {4'b 0001, 32'b 0};
  151. localparam [35:0] TRACE_ADDR = {4'b 0010, 32'b 0};
  152. localparam [35:0] TRACE_IRQ = {4'b 1000, 32'b 0};
  153. reg [63:0] count_cycle, count_instr;
  154. reg [31:0] reg_pc, reg_next_pc, reg_op1, reg_op2, reg_out;
  155. reg [4:0] reg_sh;
  156. reg [31:0] next_insn_opcode;
  157. reg [31:0] dbg_insn_opcode;
  158. reg [31:0] dbg_insn_addr;
  159. wire dbg_mem_valid = mem_valid;
  160. wire dbg_mem_instr = mem_instr;
  161. wire dbg_mem_ready = mem_ready;
  162. wire [31:0] dbg_mem_addr = mem_addr;
  163. wire [31:0] dbg_mem_wdata = mem_wdata;
  164. wire [ 3:0] dbg_mem_wstrb = mem_wstrb;
  165. wire [31:0] dbg_mem_rdata = mem_rdata;
  166. assign pcpi_rs1 = reg_op1;
  167. assign pcpi_rs2 = reg_op2;
  168. wire [31:0] next_pc;
  169. reg irq_delay;
  170. reg irq_active;
  171. reg [31:0] irq_mask;
  172. reg [31:0] irq_pending;
  173. reg [31:0] timer;
  174. `ifndef PICORV32_REGS
  175. reg [31:0] cpuregs [0:regfile_size-1];
  176. integer i;
  177. initial begin
  178. if (REGS_INIT_ZERO) begin
  179. for (i = 0; i < regfile_size; i = i+1)
  180. cpuregs[i] = 0;
  181. end
  182. end
  183. `endif
  184. task empty_statement;
  185. // This task is used by the `assert directive in non-formal mode to
  186. // avoid empty statement (which are unsupported by plain Verilog syntax).
  187. begin end
  188. endtask
  189. `ifdef DEBUGREGS
  190. wire [31:0] dbg_reg_x0 = 0;
  191. wire [31:0] dbg_reg_x1 = cpuregs[1];
  192. wire [31:0] dbg_reg_x2 = cpuregs[2];
  193. wire [31:0] dbg_reg_x3 = cpuregs[3];
  194. wire [31:0] dbg_reg_x4 = cpuregs[4];
  195. wire [31:0] dbg_reg_x5 = cpuregs[5];
  196. wire [31:0] dbg_reg_x6 = cpuregs[6];
  197. wire [31:0] dbg_reg_x7 = cpuregs[7];
  198. wire [31:0] dbg_reg_x8 = cpuregs[8];
  199. wire [31:0] dbg_reg_x9 = cpuregs[9];
  200. wire [31:0] dbg_reg_x10 = cpuregs[10];
  201. wire [31:0] dbg_reg_x11 = cpuregs[11];
  202. wire [31:0] dbg_reg_x12 = cpuregs[12];
  203. wire [31:0] dbg_reg_x13 = cpuregs[13];
  204. wire [31:0] dbg_reg_x14 = cpuregs[14];
  205. wire [31:0] dbg_reg_x15 = cpuregs[15];
  206. wire [31:0] dbg_reg_x16 = cpuregs[16];
  207. wire [31:0] dbg_reg_x17 = cpuregs[17];
  208. wire [31:0] dbg_reg_x18 = cpuregs[18];
  209. wire [31:0] dbg_reg_x19 = cpuregs[19];
  210. wire [31:0] dbg_reg_x20 = cpuregs[20];
  211. wire [31:0] dbg_reg_x21 = cpuregs[21];
  212. wire [31:0] dbg_reg_x22 = cpuregs[22];
  213. wire [31:0] dbg_reg_x23 = cpuregs[23];
  214. wire [31:0] dbg_reg_x24 = cpuregs[24];
  215. wire [31:0] dbg_reg_x25 = cpuregs[25];
  216. wire [31:0] dbg_reg_x26 = cpuregs[26];
  217. wire [31:0] dbg_reg_x27 = cpuregs[27];
  218. wire [31:0] dbg_reg_x28 = cpuregs[28];
  219. wire [31:0] dbg_reg_x29 = cpuregs[29];
  220. wire [31:0] dbg_reg_x30 = cpuregs[30];
  221. wire [31:0] dbg_reg_x31 = cpuregs[31];
  222. `endif
  223. // Internal PCPI Cores
  224. wire pcpi_mul_wr;
  225. wire [31:0] pcpi_mul_rd;
  226. wire pcpi_mul_wait;
  227. wire pcpi_mul_ready;
  228. wire pcpi_div_wr;
  229. wire [31:0] pcpi_div_rd;
  230. wire pcpi_div_wait;
  231. wire pcpi_div_ready;
  232. reg pcpi_int_wr;
  233. reg [31:0] pcpi_int_rd;
  234. reg pcpi_int_wait;
  235. reg pcpi_int_ready;
  236. generate if (ENABLE_FAST_MUL) begin
  237. picorv32_pcpi_fast_mul pcpi_mul (
  238. .clk (clk ),
  239. .resetn (resetn ),
  240. .pcpi_valid(pcpi_valid ),
  241. .pcpi_insn (pcpi_insn ),
  242. .pcpi_rs1 (pcpi_rs1 ),
  243. .pcpi_rs2 (pcpi_rs2 ),
  244. .pcpi_wr (pcpi_mul_wr ),
  245. .pcpi_rd (pcpi_mul_rd ),
  246. .pcpi_wait (pcpi_mul_wait ),
  247. .pcpi_ready(pcpi_mul_ready )
  248. );
  249. end else if (ENABLE_MUL) begin
  250. picorv32_pcpi_mul pcpi_mul (
  251. .clk (clk ),
  252. .resetn (resetn ),
  253. .pcpi_valid(pcpi_valid ),
  254. .pcpi_insn (pcpi_insn ),
  255. .pcpi_rs1 (pcpi_rs1 ),
  256. .pcpi_rs2 (pcpi_rs2 ),
  257. .pcpi_wr (pcpi_mul_wr ),
  258. .pcpi_rd (pcpi_mul_rd ),
  259. .pcpi_wait (pcpi_mul_wait ),
  260. .pcpi_ready(pcpi_mul_ready )
  261. );
  262. end else begin
  263. assign pcpi_mul_wr = 0;
  264. assign pcpi_mul_rd = 32'bx;
  265. assign pcpi_mul_wait = 0;
  266. assign pcpi_mul_ready = 0;
  267. end endgenerate
  268. generate if (ENABLE_DIV) begin
  269. picorv32_pcpi_div pcpi_div (
  270. .clk (clk ),
  271. .resetn (resetn ),
  272. .pcpi_valid(pcpi_valid ),
  273. .pcpi_insn (pcpi_insn ),
  274. .pcpi_rs1 (pcpi_rs1 ),
  275. .pcpi_rs2 (pcpi_rs2 ),
  276. .pcpi_wr (pcpi_div_wr ),
  277. .pcpi_rd (pcpi_div_rd ),
  278. .pcpi_wait (pcpi_div_wait ),
  279. .pcpi_ready(pcpi_div_ready )
  280. );
  281. end else begin
  282. assign pcpi_div_wr = 0;
  283. assign pcpi_div_rd = 32'bx;
  284. assign pcpi_div_wait = 0;
  285. assign pcpi_div_ready = 0;
  286. end endgenerate
  287. always @* begin
  288. pcpi_int_wr = 0;
  289. pcpi_int_rd = 32'bx;
  290. pcpi_int_wait = |{ENABLE_PCPI && pcpi_wait, (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_wait, ENABLE_DIV && pcpi_div_wait};
  291. pcpi_int_ready = |{ENABLE_PCPI && pcpi_ready, (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_ready, ENABLE_DIV && pcpi_div_ready};
  292. (* parallel_case *)
  293. case (1'b1)
  294. ENABLE_PCPI && pcpi_ready: begin
  295. pcpi_int_wr = ENABLE_PCPI ? pcpi_wr : 0;
  296. pcpi_int_rd = ENABLE_PCPI ? pcpi_rd : 0;
  297. end
  298. (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_ready: begin
  299. pcpi_int_wr = pcpi_mul_wr;
  300. pcpi_int_rd = pcpi_mul_rd;
  301. end
  302. ENABLE_DIV && pcpi_div_ready: begin
  303. pcpi_int_wr = pcpi_div_wr;
  304. pcpi_int_rd = pcpi_div_rd;
  305. end
  306. endcase
  307. end
  308. // Memory Interface
  309. reg [1:0] mem_state;
  310. reg [1:0] mem_wordsize;
  311. reg [31:0] mem_rdata_word;
  312. reg [31:0] mem_rdata_q;
  313. reg mem_do_prefetch;
  314. reg mem_do_rinst;
  315. reg mem_do_rdata;
  316. reg mem_do_wdata;
  317. wire mem_xfer;
  318. reg mem_la_secondword, mem_la_firstword_reg, last_mem_valid;
  319. wire mem_la_firstword = COMPRESSED_ISA && (mem_do_prefetch || mem_do_rinst) && next_pc[1] && !mem_la_secondword;
  320. wire mem_la_firstword_xfer = COMPRESSED_ISA && mem_xfer && (!last_mem_valid ? mem_la_firstword : mem_la_firstword_reg);
  321. reg prefetched_high_word;
  322. reg clear_prefetched_high_word;
  323. reg [15:0] mem_16bit_buffer;
  324. wire [31:0] mem_rdata_latched_noshuffle;
  325. wire [31:0] mem_rdata_latched;
  326. wire mem_la_use_prefetched_high_word = COMPRESSED_ISA && mem_la_firstword && prefetched_high_word && !clear_prefetched_high_word;
  327. assign mem_xfer = (mem_valid && mem_ready) || (mem_la_use_prefetched_high_word && mem_do_rinst);
  328. wire mem_busy = |{mem_do_prefetch, mem_do_rinst, mem_do_rdata, mem_do_wdata};
  329. wire mem_done = resetn && ((mem_xfer && |mem_state && (mem_do_rinst || mem_do_rdata || mem_do_wdata)) || (&mem_state && mem_do_rinst)) &&
  330. (!mem_la_firstword || (~&mem_rdata_latched[1:0] && mem_xfer));
  331. assign mem_la_write = resetn && !mem_state && mem_do_wdata;
  332. assign mem_la_read = resetn && ((!mem_la_use_prefetched_high_word && !mem_state && (mem_do_rinst || mem_do_prefetch || mem_do_rdata)) ||
  333. (COMPRESSED_ISA && mem_xfer && (!last_mem_valid ? mem_la_firstword : mem_la_firstword_reg) && !mem_la_secondword && &mem_rdata_latched[1:0]));
  334. assign mem_la_addr = (mem_do_prefetch || mem_do_rinst) ? {next_pc[31:2] + mem_la_firstword_xfer, 2'b00} : {reg_op1[31:2], 2'b00};
  335. assign mem_rdata_latched_noshuffle = (mem_xfer || LATCHED_MEM_RDATA) ? mem_rdata : mem_rdata_q;
  336. assign mem_rdata_latched = COMPRESSED_ISA && mem_la_use_prefetched_high_word ? {16'bx, mem_16bit_buffer} :
  337. COMPRESSED_ISA && mem_la_secondword ? {mem_rdata_latched_noshuffle[15:0], mem_16bit_buffer} :
  338. COMPRESSED_ISA && mem_la_firstword ? {16'bx, mem_rdata_latched_noshuffle[31:16]} : mem_rdata_latched_noshuffle;
  339. always @(posedge clk) begin
  340. if (!resetn) begin
  341. mem_la_firstword_reg <= 0;
  342. last_mem_valid <= 0;
  343. end else begin
  344. if (!last_mem_valid)
  345. mem_la_firstword_reg <= mem_la_firstword;
  346. last_mem_valid <= mem_valid && !mem_ready;
  347. end
  348. end
  349. always @* begin
  350. (* full_case *)
  351. case (mem_wordsize)
  352. 0: begin
  353. mem_la_wdata = reg_op2;
  354. mem_la_wstrb = 4'b1111;
  355. mem_rdata_word = mem_rdata;
  356. end
  357. 1: begin
  358. mem_la_wdata = {2{reg_op2[15:0]}};
  359. mem_la_wstrb = reg_op1[1] ? 4'b1100 : 4'b0011;
  360. case (reg_op1[1])
  361. 1'b0: mem_rdata_word = {16'b0, mem_rdata[15: 0]};
  362. 1'b1: mem_rdata_word = {16'b0, mem_rdata[31:16]};
  363. endcase
  364. end
  365. 2: begin
  366. mem_la_wdata = {4{reg_op2[7:0]}};
  367. mem_la_wstrb = 4'b0001 << reg_op1[1:0];
  368. case (reg_op1[1:0])
  369. 2'b00: mem_rdata_word = {24'b0, mem_rdata[ 7: 0]};
  370. 2'b01: mem_rdata_word = {24'b0, mem_rdata[15: 8]};
  371. 2'b10: mem_rdata_word = {24'b0, mem_rdata[23:16]};
  372. 2'b11: mem_rdata_word = {24'b0, mem_rdata[31:24]};
  373. endcase
  374. end
  375. endcase
  376. end
  377. always @(posedge clk) begin
  378. if (mem_xfer) begin
  379. mem_rdata_q <= COMPRESSED_ISA ? mem_rdata_latched : mem_rdata;
  380. next_insn_opcode <= COMPRESSED_ISA ? mem_rdata_latched : mem_rdata;
  381. end
  382. if (COMPRESSED_ISA && mem_done && (mem_do_prefetch || mem_do_rinst)) begin
  383. case (mem_rdata_latched[1:0])
  384. 2'b00: begin // Quadrant 0
  385. case (mem_rdata_latched[15:13])
  386. 3'b000: begin // C.ADDI4SPN
  387. mem_rdata_q[14:12] <= 3'b000;
  388. mem_rdata_q[31:20] <= {2'b0, mem_rdata_latched[10:7], mem_rdata_latched[12:11], mem_rdata_latched[5], mem_rdata_latched[6], 2'b00};
  389. end
  390. 3'b010: begin // C.LW
  391. mem_rdata_q[31:20] <= {5'b0, mem_rdata_latched[5], mem_rdata_latched[12:10], mem_rdata_latched[6], 2'b00};
  392. mem_rdata_q[14:12] <= 3'b 010;
  393. end
  394. 3'b 110: begin // C.SW
  395. {mem_rdata_q[31:25], mem_rdata_q[11:7]} <= {5'b0, mem_rdata_latched[5], mem_rdata_latched[12:10], mem_rdata_latched[6], 2'b00};
  396. mem_rdata_q[14:12] <= 3'b 010;
  397. end
  398. endcase
  399. end
  400. 2'b01: begin // Quadrant 1
  401. case (mem_rdata_latched[15:13])
  402. 3'b 000: begin // C.ADDI
  403. mem_rdata_q[14:12] <= 3'b000;
  404. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  405. end
  406. 3'b 010: begin // C.LI
  407. mem_rdata_q[14:12] <= 3'b000;
  408. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  409. end
  410. 3'b 011: begin
  411. if (mem_rdata_latched[11:7] == 2) begin // C.ADDI16SP
  412. mem_rdata_q[14:12] <= 3'b000;
  413. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[4:3],
  414. mem_rdata_latched[5], mem_rdata_latched[2], mem_rdata_latched[6], 4'b 0000});
  415. end else begin // C.LUI
  416. mem_rdata_q[31:12] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  417. end
  418. end
  419. 3'b100: begin
  420. if (mem_rdata_latched[11:10] == 2'b00) begin // C.SRLI
  421. mem_rdata_q[31:25] <= 7'b0000000;
  422. mem_rdata_q[14:12] <= 3'b 101;
  423. end
  424. if (mem_rdata_latched[11:10] == 2'b01) begin // C.SRAI
  425. mem_rdata_q[31:25] <= 7'b0100000;
  426. mem_rdata_q[14:12] <= 3'b 101;
  427. end
  428. if (mem_rdata_latched[11:10] == 2'b10) begin // C.ANDI
  429. mem_rdata_q[14:12] <= 3'b111;
  430. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  431. end
  432. if (mem_rdata_latched[12:10] == 3'b011) begin // C.SUB, C.XOR, C.OR, C.AND
  433. if (mem_rdata_latched[6:5] == 2'b00) mem_rdata_q[14:12] <= 3'b000;
  434. if (mem_rdata_latched[6:5] == 2'b01) mem_rdata_q[14:12] <= 3'b100;
  435. if (mem_rdata_latched[6:5] == 2'b10) mem_rdata_q[14:12] <= 3'b110;
  436. if (mem_rdata_latched[6:5] == 2'b11) mem_rdata_q[14:12] <= 3'b111;
  437. mem_rdata_q[31:25] <= mem_rdata_latched[6:5] == 2'b00 ? 7'b0100000 : 7'b0000000;
  438. end
  439. end
  440. 3'b 110: begin // C.BEQZ
  441. mem_rdata_q[14:12] <= 3'b000;
  442. { mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8] } <=
  443. $signed({mem_rdata_latched[12], mem_rdata_latched[6:5], mem_rdata_latched[2],
  444. mem_rdata_latched[11:10], mem_rdata_latched[4:3]});
  445. end
  446. 3'b 111: begin // C.BNEZ
  447. mem_rdata_q[14:12] <= 3'b001;
  448. { mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8] } <=
  449. $signed({mem_rdata_latched[12], mem_rdata_latched[6:5], mem_rdata_latched[2],
  450. mem_rdata_latched[11:10], mem_rdata_latched[4:3]});
  451. end
  452. endcase
  453. end
  454. 2'b10: begin // Quadrant 2
  455. case (mem_rdata_latched[15:13])
  456. 3'b000: begin // C.SLLI
  457. mem_rdata_q[31:25] <= 7'b0000000;
  458. mem_rdata_q[14:12] <= 3'b 001;
  459. end
  460. 3'b010: begin // C.LWSP
  461. mem_rdata_q[31:20] <= {4'b0, mem_rdata_latched[3:2], mem_rdata_latched[12], mem_rdata_latched[6:4], 2'b00};
  462. mem_rdata_q[14:12] <= 3'b 010;
  463. end
  464. 3'b100: begin
  465. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] == 0) begin // C.JR
  466. mem_rdata_q[14:12] <= 3'b000;
  467. mem_rdata_q[31:20] <= 12'b0;
  468. end
  469. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] != 0) begin // C.MV
  470. mem_rdata_q[14:12] <= 3'b000;
  471. mem_rdata_q[31:25] <= 7'b0000000;
  472. end
  473. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JALR
  474. mem_rdata_q[14:12] <= 3'b000;
  475. mem_rdata_q[31:20] <= 12'b0;
  476. end
  477. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[6:2] != 0) begin // C.ADD
  478. mem_rdata_q[14:12] <= 3'b000;
  479. mem_rdata_q[31:25] <= 7'b0000000;
  480. end
  481. end
  482. 3'b110: begin // C.SWSP
  483. {mem_rdata_q[31:25], mem_rdata_q[11:7]} <= {4'b0, mem_rdata_latched[8:7], mem_rdata_latched[12:9], 2'b00};
  484. mem_rdata_q[14:12] <= 3'b 010;
  485. end
  486. endcase
  487. end
  488. endcase
  489. end
  490. end
  491. always @(posedge clk) begin
  492. if (resetn && !trap) begin
  493. if (mem_do_prefetch || mem_do_rinst || mem_do_rdata)
  494. `assert(!mem_do_wdata);
  495. if (mem_do_prefetch || mem_do_rinst)
  496. `assert(!mem_do_rdata);
  497. if (mem_do_rdata)
  498. `assert(!mem_do_prefetch && !mem_do_rinst);
  499. if (mem_do_wdata)
  500. `assert(!(mem_do_prefetch || mem_do_rinst || mem_do_rdata));
  501. if (mem_state == 2 || mem_state == 3)
  502. `assert(mem_valid || mem_do_prefetch);
  503. end
  504. end
  505. always @(posedge clk) begin
  506. if (!resetn || trap) begin
  507. if (!resetn)
  508. mem_state <= 0;
  509. if (!resetn || mem_ready)
  510. mem_valid <= 0;
  511. mem_la_secondword <= 0;
  512. prefetched_high_word <= 0;
  513. end else begin
  514. if (mem_la_read || mem_la_write) begin
  515. mem_addr <= mem_la_addr;
  516. mem_wstrb <= mem_la_wstrb & {4{mem_la_write}};
  517. end
  518. if (mem_la_write) begin
  519. mem_wdata <= mem_la_wdata;
  520. end
  521. case (mem_state)
  522. 0: begin
  523. if (mem_do_prefetch || mem_do_rinst || mem_do_rdata) begin
  524. mem_valid <= !mem_la_use_prefetched_high_word;
  525. mem_instr <= mem_do_prefetch || mem_do_rinst;
  526. mem_wstrb <= 0;
  527. mem_state <= 1;
  528. end
  529. if (mem_do_wdata) begin
  530. mem_valid <= 1;
  531. mem_instr <= 0;
  532. mem_state <= 2;
  533. end
  534. end
  535. 1: begin
  536. `assert(mem_wstrb == 0);
  537. `assert(mem_do_prefetch || mem_do_rinst || mem_do_rdata);
  538. `assert(mem_valid == !mem_la_use_prefetched_high_word);
  539. `assert(mem_instr == (mem_do_prefetch || mem_do_rinst));
  540. if (mem_xfer) begin
  541. if (COMPRESSED_ISA && mem_la_read) begin
  542. mem_valid <= 1;
  543. mem_la_secondword <= 1;
  544. if (!mem_la_use_prefetched_high_word)
  545. mem_16bit_buffer <= mem_rdata[31:16];
  546. end else begin
  547. mem_valid <= 0;
  548. mem_la_secondword <= 0;
  549. if (COMPRESSED_ISA && !mem_do_rdata) begin
  550. if (~&mem_rdata[1:0] || mem_la_secondword) begin
  551. mem_16bit_buffer <= mem_rdata[31:16];
  552. prefetched_high_word <= 1;
  553. end else begin
  554. prefetched_high_word <= 0;
  555. end
  556. end
  557. mem_state <= mem_do_rinst || mem_do_rdata ? 0 : 3;
  558. end
  559. end
  560. end
  561. 2: begin
  562. `assert(mem_wstrb != 0);
  563. `assert(mem_do_wdata);
  564. if (mem_xfer) begin
  565. mem_valid <= 0;
  566. mem_state <= 0;
  567. end
  568. end
  569. 3: begin
  570. `assert(mem_wstrb == 0);
  571. `assert(mem_do_prefetch);
  572. if (mem_do_rinst) begin
  573. mem_state <= 0;
  574. end
  575. end
  576. endcase
  577. end
  578. if (clear_prefetched_high_word)
  579. prefetched_high_word <= 0;
  580. end
  581. // Instruction Decoder
  582. reg instr_lui, instr_auipc, instr_jal, instr_jalr;
  583. reg instr_beq, instr_bne, instr_blt, instr_bge, instr_bltu, instr_bgeu;
  584. reg instr_lb, instr_lh, instr_lw, instr_lbu, instr_lhu, instr_sb, instr_sh, instr_sw;
  585. reg instr_addi, instr_slti, instr_sltiu, instr_xori, instr_ori, instr_andi, instr_slli, instr_srli, instr_srai;
  586. reg instr_add, instr_sub, instr_sll, instr_slt, instr_sltu, instr_xor, instr_srl, instr_sra, instr_or, instr_and;
  587. reg instr_rdcycle, instr_rdcycleh, instr_rdinstr, instr_rdinstrh, instr_ecall_ebreak;
  588. reg instr_getq, instr_setq, instr_retirq, instr_maskirq, instr_waitirq, instr_timer;
  589. wire instr_trap;
  590. reg [regindex_bits-1:0] decoded_rd, decoded_rs1, decoded_rs2;
  591. reg [31:0] decoded_imm, decoded_imm_j;
  592. reg decoder_trigger;
  593. reg decoder_trigger_q;
  594. reg decoder_pseudo_trigger;
  595. reg decoder_pseudo_trigger_q;
  596. reg compressed_instr;
  597. reg is_lui_auipc_jal;
  598. reg is_lb_lh_lw_lbu_lhu;
  599. reg is_slli_srli_srai;
  600. reg is_jalr_addi_slti_sltiu_xori_ori_andi;
  601. reg is_sb_sh_sw;
  602. reg is_sll_srl_sra;
  603. reg is_lui_auipc_jal_jalr_addi_add_sub;
  604. reg is_slti_blt_slt;
  605. reg is_sltiu_bltu_sltu;
  606. reg is_beq_bne_blt_bge_bltu_bgeu;
  607. reg is_lbu_lhu_lw;
  608. reg is_alu_reg_imm;
  609. reg is_alu_reg_reg;
  610. reg is_compare;
  611. assign instr_trap = (CATCH_ILLINSN || WITH_PCPI) && !{instr_lui, instr_auipc, instr_jal, instr_jalr,
  612. instr_beq, instr_bne, instr_blt, instr_bge, instr_bltu, instr_bgeu,
  613. instr_lb, instr_lh, instr_lw, instr_lbu, instr_lhu, instr_sb, instr_sh, instr_sw,
  614. instr_addi, instr_slti, instr_sltiu, instr_xori, instr_ori, instr_andi, instr_slli, instr_srli, instr_srai,
  615. instr_add, instr_sub, instr_sll, instr_slt, instr_sltu, instr_xor, instr_srl, instr_sra, instr_or, instr_and,
  616. instr_rdcycle, instr_rdcycleh, instr_rdinstr, instr_rdinstrh,
  617. instr_getq, instr_setq, instr_retirq, instr_maskirq, instr_waitirq, instr_timer};
  618. wire is_rdcycle_rdcycleh_rdinstr_rdinstrh;
  619. assign is_rdcycle_rdcycleh_rdinstr_rdinstrh = |{instr_rdcycle, instr_rdcycleh, instr_rdinstr, instr_rdinstrh};
  620. reg [63:0] new_ascii_instr;
  621. `FORMAL_KEEP reg [63:0] dbg_ascii_instr;
  622. `FORMAL_KEEP reg [31:0] dbg_insn_imm;
  623. `FORMAL_KEEP reg [4:0] dbg_insn_rs1;
  624. `FORMAL_KEEP reg [4:0] dbg_insn_rs2;
  625. `FORMAL_KEEP reg [4:0] dbg_insn_rd;
  626. `FORMAL_KEEP reg [31:0] dbg_rs1val;
  627. `FORMAL_KEEP reg [31:0] dbg_rs2val;
  628. `FORMAL_KEEP reg dbg_rs1val_valid;
  629. `FORMAL_KEEP reg dbg_rs2val_valid;
  630. always @* begin
  631. new_ascii_instr = "";
  632. if (instr_lui) new_ascii_instr = "lui";
  633. if (instr_auipc) new_ascii_instr = "auipc";
  634. if (instr_jal) new_ascii_instr = "jal";
  635. if (instr_jalr) new_ascii_instr = "jalr";
  636. if (instr_beq) new_ascii_instr = "beq";
  637. if (instr_bne) new_ascii_instr = "bne";
  638. if (instr_blt) new_ascii_instr = "blt";
  639. if (instr_bge) new_ascii_instr = "bge";
  640. if (instr_bltu) new_ascii_instr = "bltu";
  641. if (instr_bgeu) new_ascii_instr = "bgeu";
  642. if (instr_lb) new_ascii_instr = "lb";
  643. if (instr_lh) new_ascii_instr = "lh";
  644. if (instr_lw) new_ascii_instr = "lw";
  645. if (instr_lbu) new_ascii_instr = "lbu";
  646. if (instr_lhu) new_ascii_instr = "lhu";
  647. if (instr_sb) new_ascii_instr = "sb";
  648. if (instr_sh) new_ascii_instr = "sh";
  649. if (instr_sw) new_ascii_instr = "sw";
  650. if (instr_addi) new_ascii_instr = "addi";
  651. if (instr_slti) new_ascii_instr = "slti";
  652. if (instr_sltiu) new_ascii_instr = "sltiu";
  653. if (instr_xori) new_ascii_instr = "xori";
  654. if (instr_ori) new_ascii_instr = "ori";
  655. if (instr_andi) new_ascii_instr = "andi";
  656. if (instr_slli) new_ascii_instr = "slli";
  657. if (instr_srli) new_ascii_instr = "srli";
  658. if (instr_srai) new_ascii_instr = "srai";
  659. if (instr_add) new_ascii_instr = "add";
  660. if (instr_sub) new_ascii_instr = "sub";
  661. if (instr_sll) new_ascii_instr = "sll";
  662. if (instr_slt) new_ascii_instr = "slt";
  663. if (instr_sltu) new_ascii_instr = "sltu";
  664. if (instr_xor) new_ascii_instr = "xor";
  665. if (instr_srl) new_ascii_instr = "srl";
  666. if (instr_sra) new_ascii_instr = "sra";
  667. if (instr_or) new_ascii_instr = "or";
  668. if (instr_and) new_ascii_instr = "and";
  669. if (instr_rdcycle) new_ascii_instr = "rdcycle";
  670. if (instr_rdcycleh) new_ascii_instr = "rdcycleh";
  671. if (instr_rdinstr) new_ascii_instr = "rdinstr";
  672. if (instr_rdinstrh) new_ascii_instr = "rdinstrh";
  673. if (instr_getq) new_ascii_instr = "getq";
  674. if (instr_setq) new_ascii_instr = "setq";
  675. if (instr_retirq) new_ascii_instr = "retirq";
  676. if (instr_maskirq) new_ascii_instr = "maskirq";
  677. if (instr_waitirq) new_ascii_instr = "waitirq";
  678. if (instr_timer) new_ascii_instr = "timer";
  679. end
  680. reg [63:0] q_ascii_instr;
  681. reg [31:0] q_insn_imm;
  682. reg [31:0] q_insn_opcode;
  683. reg [4:0] q_insn_rs1;
  684. reg [4:0] q_insn_rs2;
  685. reg [4:0] q_insn_rd;
  686. reg dbg_next;
  687. wire launch_next_insn;
  688. reg dbg_valid_insn;
  689. reg [63:0] cached_ascii_instr;
  690. reg [31:0] cached_insn_imm;
  691. reg [31:0] cached_insn_opcode;
  692. reg [4:0] cached_insn_rs1;
  693. reg [4:0] cached_insn_rs2;
  694. reg [4:0] cached_insn_rd;
  695. always @(posedge clk) begin
  696. q_ascii_instr <= dbg_ascii_instr;
  697. q_insn_imm <= dbg_insn_imm;
  698. q_insn_opcode <= dbg_insn_opcode;
  699. q_insn_rs1 <= dbg_insn_rs1;
  700. q_insn_rs2 <= dbg_insn_rs2;
  701. q_insn_rd <= dbg_insn_rd;
  702. dbg_next <= launch_next_insn;
  703. if (!resetn || trap)
  704. dbg_valid_insn <= 0;
  705. else if (launch_next_insn)
  706. dbg_valid_insn <= 1;
  707. if (decoder_trigger_q) begin
  708. cached_ascii_instr <= new_ascii_instr;
  709. cached_insn_imm <= decoded_imm;
  710. if (&next_insn_opcode[1:0])
  711. cached_insn_opcode <= next_insn_opcode;
  712. else
  713. cached_insn_opcode <= {16'b0, next_insn_opcode[15:0]};
  714. cached_insn_rs1 <= decoded_rs1;
  715. cached_insn_rs2 <= decoded_rs2;
  716. cached_insn_rd <= decoded_rd;
  717. end
  718. if (launch_next_insn) begin
  719. dbg_insn_addr <= next_pc;
  720. end
  721. end
  722. always @* begin
  723. dbg_ascii_instr = q_ascii_instr;
  724. dbg_insn_imm = q_insn_imm;
  725. dbg_insn_opcode = q_insn_opcode;
  726. dbg_insn_rs1 = q_insn_rs1;
  727. dbg_insn_rs2 = q_insn_rs2;
  728. dbg_insn_rd = q_insn_rd;
  729. if (dbg_next) begin
  730. if (decoder_pseudo_trigger_q) begin
  731. dbg_ascii_instr = cached_ascii_instr;
  732. dbg_insn_imm = cached_insn_imm;
  733. dbg_insn_opcode = cached_insn_opcode;
  734. dbg_insn_rs1 = cached_insn_rs1;
  735. dbg_insn_rs2 = cached_insn_rs2;
  736. dbg_insn_rd = cached_insn_rd;
  737. end else begin
  738. dbg_ascii_instr = new_ascii_instr;
  739. if (&next_insn_opcode[1:0])
  740. dbg_insn_opcode = next_insn_opcode;
  741. else
  742. dbg_insn_opcode = {16'b0, next_insn_opcode[15:0]};
  743. dbg_insn_imm = decoded_imm;
  744. dbg_insn_rs1 = decoded_rs1;
  745. dbg_insn_rs2 = decoded_rs2;
  746. dbg_insn_rd = decoded_rd;
  747. end
  748. end
  749. end
  750. `ifdef DEBUGASM
  751. always @(posedge clk) begin
  752. if (dbg_next) begin
  753. $display("debugasm %x %x %s", dbg_insn_addr, dbg_insn_opcode, dbg_ascii_instr ? dbg_ascii_instr : "*");
  754. end
  755. end
  756. `endif
  757. `ifdef DEBUG
  758. always @(posedge clk) begin
  759. if (dbg_next) begin
  760. if (&dbg_insn_opcode[1:0])
  761. $display("DECODE: 0x%08x 0x%08x %-0s", dbg_insn_addr, dbg_insn_opcode, dbg_ascii_instr ? dbg_ascii_instr : "UNKNOWN");
  762. else
  763. $display("DECODE: 0x%08x 0x%04x %-0s", dbg_insn_addr, dbg_insn_opcode[15:0], dbg_ascii_instr ? dbg_ascii_instr : "UNKNOWN");
  764. end
  765. end
  766. `endif
  767. // hpa: allow mret as an alias for retirq, so that
  768. // __attribute__((interrupt)) works in gcc
  769. wire instr_la_retirq = ENABLE_IRQ &&
  770. ((mem_rdata_latched[6:0] == 7'b0001011 && mem_rdata_latched[31:25] == 7'b0000010) ||
  771. (mem_rdata_latched[6:0] == 7'b1110011 && mem_rdata_latched[31:25] == 7'b0011000));
  772. always @(posedge clk) begin
  773. is_lui_auipc_jal <= |{instr_lui, instr_auipc, instr_jal};
  774. is_lui_auipc_jal_jalr_addi_add_sub <= |{instr_lui, instr_auipc, instr_jal, instr_jalr, instr_addi, instr_add, instr_sub};
  775. is_slti_blt_slt <= |{instr_slti, instr_blt, instr_slt};
  776. is_sltiu_bltu_sltu <= |{instr_sltiu, instr_bltu, instr_sltu};
  777. is_lbu_lhu_lw <= |{instr_lbu, instr_lhu, instr_lw};
  778. is_compare <= |{is_beq_bne_blt_bge_bltu_bgeu, instr_slti, instr_slt, instr_sltiu, instr_sltu};
  779. if (mem_do_rinst && mem_done) begin
  780. instr_lui <= mem_rdata_latched[6:0] == 7'b0110111;
  781. instr_auipc <= mem_rdata_latched[6:0] == 7'b0010111;
  782. instr_jal <= mem_rdata_latched[6:0] == 7'b1101111;
  783. instr_jalr <= mem_rdata_latched[6:0] == 7'b1100111 && mem_rdata_latched[14:12] == 3'b000;
  784. instr_retirq <= instr_la_retirq;
  785. instr_waitirq <= mem_rdata_latched[6:0] == 7'b0001011 && mem_rdata_latched[31:25] == 7'b0000100 && ENABLE_IRQ;
  786. is_beq_bne_blt_bge_bltu_bgeu <= mem_rdata_latched[6:0] == 7'b1100011;
  787. is_lb_lh_lw_lbu_lhu <= mem_rdata_latched[6:0] == 7'b0000011;
  788. is_sb_sh_sw <= mem_rdata_latched[6:0] == 7'b0100011;
  789. is_alu_reg_imm <= mem_rdata_latched[6:0] == 7'b0010011;
  790. is_alu_reg_reg <= mem_rdata_latched[6:0] == 7'b0110011;
  791. { decoded_imm_j[31:20], decoded_imm_j[10:1], decoded_imm_j[11], decoded_imm_j[19:12], decoded_imm_j[0] } <= $signed({mem_rdata_latched[31:12], 1'b0});
  792. decoded_rd <= mem_rdata_latched[11:7];
  793. decoded_rs1 <= mem_rdata_latched[19:15];
  794. decoded_rs2 <= mem_rdata_latched[24:20];
  795. if (mem_rdata_latched[6:0] == 7'b0001011 && mem_rdata_latched[31:25] == 7'b0000000 && ENABLE_IRQ && ENABLE_IRQ_QREGS)
  796. decoded_rs1[regindex_bits-1] <= 1; // instr_getq
  797. if (instr_la_retirq)
  798. decoded_rs1 <= ENABLE_IRQ_QREGS ? irqregs_offset : 3; // instr_retirq
  799. compressed_instr <= 0;
  800. if (COMPRESSED_ISA && mem_rdata_latched[1:0] != 2'b11) begin
  801. compressed_instr <= 1;
  802. decoded_rd <= 0;
  803. decoded_rs1 <= 0;
  804. decoded_rs2 <= 0;
  805. { decoded_imm_j[31:11], decoded_imm_j[4], decoded_imm_j[9:8], decoded_imm_j[10], decoded_imm_j[6],
  806. decoded_imm_j[7], decoded_imm_j[3:1], decoded_imm_j[5], decoded_imm_j[0] } <= $signed({mem_rdata_latched[12:2], 1'b0});
  807. case (mem_rdata_latched[1:0])
  808. 2'b00: begin // Quadrant 0
  809. case (mem_rdata_latched[15:13])
  810. 3'b000: begin // C.ADDI4SPN
  811. is_alu_reg_imm <= |mem_rdata_latched[12:5];
  812. decoded_rs1 <= 2;
  813. decoded_rd <= 8 + mem_rdata_latched[4:2];
  814. end
  815. 3'b010: begin // C.LW
  816. is_lb_lh_lw_lbu_lhu <= 1;
  817. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  818. decoded_rd <= 8 + mem_rdata_latched[4:2];
  819. end
  820. 3'b110: begin // C.SW
  821. is_sb_sh_sw <= 1;
  822. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  823. decoded_rs2 <= 8 + mem_rdata_latched[4:2];
  824. end
  825. endcase
  826. end
  827. 2'b01: begin // Quadrant 1
  828. case (mem_rdata_latched[15:13])
  829. 3'b000: begin // C.NOP / C.ADDI
  830. is_alu_reg_imm <= 1;
  831. decoded_rd <= mem_rdata_latched[11:7];
  832. decoded_rs1 <= mem_rdata_latched[11:7];
  833. end
  834. 3'b001: begin // C.JAL
  835. instr_jal <= 1;
  836. decoded_rd <= 1;
  837. end
  838. 3'b 010: begin // C.LI
  839. is_alu_reg_imm <= 1;
  840. decoded_rd <= mem_rdata_latched[11:7];
  841. decoded_rs1 <= 0;
  842. end
  843. 3'b 011: begin
  844. if (mem_rdata_latched[12] || mem_rdata_latched[6:2]) begin
  845. if (mem_rdata_latched[11:7] == 2) begin // C.ADDI16SP
  846. is_alu_reg_imm <= 1;
  847. decoded_rd <= mem_rdata_latched[11:7];
  848. decoded_rs1 <= mem_rdata_latched[11:7];
  849. end else begin // C.LUI
  850. instr_lui <= 1;
  851. decoded_rd <= mem_rdata_latched[11:7];
  852. decoded_rs1 <= 0;
  853. end
  854. end
  855. end
  856. 3'b100: begin
  857. if (!mem_rdata_latched[11] && !mem_rdata_latched[12]) begin // C.SRLI, C.SRAI
  858. is_alu_reg_imm <= 1;
  859. decoded_rd <= 8 + mem_rdata_latched[9:7];
  860. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  861. decoded_rs2 <= {mem_rdata_latched[12], mem_rdata_latched[6:2]};
  862. end
  863. if (mem_rdata_latched[11:10] == 2'b10) begin // C.ANDI
  864. is_alu_reg_imm <= 1;
  865. decoded_rd <= 8 + mem_rdata_latched[9:7];
  866. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  867. end
  868. if (mem_rdata_latched[12:10] == 3'b011) begin // C.SUB, C.XOR, C.OR, C.AND
  869. is_alu_reg_reg <= 1;
  870. decoded_rd <= 8 + mem_rdata_latched[9:7];
  871. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  872. decoded_rs2 <= 8 + mem_rdata_latched[4:2];
  873. end
  874. end
  875. 3'b101: begin // C.J
  876. instr_jal <= 1;
  877. end
  878. 3'b110: begin // C.BEQZ
  879. is_beq_bne_blt_bge_bltu_bgeu <= 1;
  880. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  881. decoded_rs2 <= 0;
  882. end
  883. 3'b111: begin // C.BNEZ
  884. is_beq_bne_blt_bge_bltu_bgeu <= 1;
  885. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  886. decoded_rs2 <= 0;
  887. end
  888. endcase
  889. end
  890. 2'b10: begin // Quadrant 2
  891. case (mem_rdata_latched[15:13])
  892. 3'b000: begin // C.SLLI
  893. if (!mem_rdata_latched[12]) begin
  894. is_alu_reg_imm <= 1;
  895. decoded_rd <= mem_rdata_latched[11:7];
  896. decoded_rs1 <= mem_rdata_latched[11:7];
  897. decoded_rs2 <= {mem_rdata_latched[12], mem_rdata_latched[6:2]};
  898. end
  899. end
  900. 3'b010: begin // C.LWSP
  901. if (mem_rdata_latched[11:7]) begin
  902. is_lb_lh_lw_lbu_lhu <= 1;
  903. decoded_rd <= mem_rdata_latched[11:7];
  904. decoded_rs1 <= 2;
  905. end
  906. end
  907. 3'b100: begin
  908. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JR
  909. instr_jalr <= 1;
  910. decoded_rd <= 0;
  911. decoded_rs1 <= mem_rdata_latched[11:7];
  912. end
  913. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] != 0) begin // C.MV
  914. is_alu_reg_reg <= 1;
  915. decoded_rd <= mem_rdata_latched[11:7];
  916. decoded_rs1 <= 0;
  917. decoded_rs2 <= mem_rdata_latched[6:2];
  918. end
  919. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JALR
  920. instr_jalr <= 1;
  921. decoded_rd <= 1;
  922. decoded_rs1 <= mem_rdata_latched[11:7];
  923. end
  924. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[6:2] != 0) begin // C.ADD
  925. is_alu_reg_reg <= 1;
  926. decoded_rd <= mem_rdata_latched[11:7];
  927. decoded_rs1 <= mem_rdata_latched[11:7];
  928. decoded_rs2 <= mem_rdata_latched[6:2];
  929. end
  930. end
  931. 3'b110: begin // C.SWSP
  932. is_sb_sh_sw <= 1;
  933. decoded_rs1 <= 2;
  934. decoded_rs2 <= mem_rdata_latched[6:2];
  935. end
  936. endcase
  937. end
  938. endcase
  939. end
  940. end
  941. if (decoder_trigger && !decoder_pseudo_trigger) begin
  942. pcpi_insn <= WITH_PCPI ? mem_rdata_q : 'bx;
  943. instr_beq <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b000;
  944. instr_bne <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b001;
  945. instr_blt <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b100;
  946. instr_bge <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b101;
  947. instr_bltu <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b110;
  948. instr_bgeu <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b111;
  949. instr_lb <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b000;
  950. instr_lh <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b001;
  951. instr_lw <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b010;
  952. instr_lbu <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b100;
  953. instr_lhu <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b101;
  954. instr_sb <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b000;
  955. instr_sh <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b001;
  956. instr_sw <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b010;
  957. instr_addi <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b000;
  958. instr_slti <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b010;
  959. instr_sltiu <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b011;
  960. instr_xori <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b100;
  961. instr_ori <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b110;
  962. instr_andi <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b111;
  963. instr_slli <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000;
  964. instr_srli <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000;
  965. instr_srai <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000;
  966. instr_add <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000000;
  967. instr_sub <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0100000;
  968. instr_sll <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000;
  969. instr_slt <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b010 && mem_rdata_q[31:25] == 7'b0000000;
  970. instr_sltu <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b011 && mem_rdata_q[31:25] == 7'b0000000;
  971. instr_xor <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b100 && mem_rdata_q[31:25] == 7'b0000000;
  972. instr_srl <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000;
  973. instr_sra <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000;
  974. instr_or <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b110 && mem_rdata_q[31:25] == 7'b0000000;
  975. instr_and <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b111 && mem_rdata_q[31:25] == 7'b0000000;
  976. instr_rdcycle <= ((mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11000000000000000010) ||
  977. (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11000000000100000010)) && ENABLE_COUNTERS;
  978. instr_rdcycleh <= ((mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11001000000000000010) ||
  979. (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11001000000100000010)) && ENABLE_COUNTERS && ENABLE_COUNTERS64;
  980. instr_rdinstr <= (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11000000001000000010) && ENABLE_COUNTERS;
  981. instr_rdinstrh <= (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11001000001000000010) && ENABLE_COUNTERS && ENABLE_COUNTERS64;
  982. instr_ecall_ebreak <= ((mem_rdata_q[6:0] == 7'b1110011 && !mem_rdata_q[31:21] && !mem_rdata_q[19:7]) ||
  983. (COMPRESSED_ISA && mem_rdata_q[15:0] == 16'h9002));
  984. instr_getq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[31:25] == 7'b0000000 && ENABLE_IRQ && ENABLE_IRQ_QREGS;
  985. instr_setq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[31:25] == 7'b0000001 && ENABLE_IRQ && ENABLE_IRQ_QREGS;
  986. instr_maskirq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[31:25] == 7'b0000011 && ENABLE_IRQ;
  987. instr_timer <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[31:25] == 7'b0000101 && ENABLE_IRQ && ENABLE_IRQ_TIMER;
  988. is_slli_srli_srai <= is_alu_reg_imm && |{
  989. mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000,
  990. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000,
  991. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000
  992. };
  993. is_jalr_addi_slti_sltiu_xori_ori_andi <= instr_jalr || is_alu_reg_imm && |{
  994. mem_rdata_q[14:12] == 3'b000,
  995. mem_rdata_q[14:12] == 3'b010,
  996. mem_rdata_q[14:12] == 3'b011,
  997. mem_rdata_q[14:12] == 3'b100,
  998. mem_rdata_q[14:12] == 3'b110,
  999. mem_rdata_q[14:12] == 3'b111
  1000. };
  1001. is_sll_srl_sra <= is_alu_reg_reg && |{
  1002. mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000,
  1003. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000,
  1004. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000
  1005. };
  1006. is_lui_auipc_jal_jalr_addi_add_sub <= 0;
  1007. is_compare <= 0;
  1008. (* parallel_case *)
  1009. case (1'b1)
  1010. instr_jal:
  1011. decoded_imm <= decoded_imm_j;
  1012. |{instr_lui, instr_auipc}:
  1013. decoded_imm <= mem_rdata_q[31:12] << 12;
  1014. |{instr_jalr, is_lb_lh_lw_lbu_lhu, is_alu_reg_imm}:
  1015. decoded_imm <= $signed(mem_rdata_q[31:20]);
  1016. is_beq_bne_blt_bge_bltu_bgeu:
  1017. decoded_imm <= $signed({mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8], 1'b0});
  1018. is_sb_sh_sw:
  1019. decoded_imm <= $signed({mem_rdata_q[31:25], mem_rdata_q[11:7]});
  1020. default:
  1021. decoded_imm <= 1'bx;
  1022. endcase
  1023. end
  1024. if (!resetn) begin
  1025. is_beq_bne_blt_bge_bltu_bgeu <= 0;
  1026. is_compare <= 0;
  1027. instr_beq <= 0;
  1028. instr_bne <= 0;
  1029. instr_blt <= 0;
  1030. instr_bge <= 0;
  1031. instr_bltu <= 0;
  1032. instr_bgeu <= 0;
  1033. instr_addi <= 0;
  1034. instr_slti <= 0;
  1035. instr_sltiu <= 0;
  1036. instr_xori <= 0;
  1037. instr_ori <= 0;
  1038. instr_andi <= 0;
  1039. instr_add <= 0;
  1040. instr_sub <= 0;
  1041. instr_sll <= 0;
  1042. instr_slt <= 0;
  1043. instr_sltu <= 0;
  1044. instr_xor <= 0;
  1045. instr_srl <= 0;
  1046. instr_sra <= 0;
  1047. instr_or <= 0;
  1048. instr_and <= 0;
  1049. end
  1050. end
  1051. // Main State Machine
  1052. localparam cpu_state_trap = 8'b10000000;
  1053. localparam cpu_state_fetch = 8'b01000000;
  1054. localparam cpu_state_ld_rs1 = 8'b00100000;
  1055. localparam cpu_state_ld_rs2 = 8'b00010000;
  1056. localparam cpu_state_exec = 8'b00001000;
  1057. localparam cpu_state_shift = 8'b00000100;
  1058. localparam cpu_state_stmem = 8'b00000010;
  1059. localparam cpu_state_ldmem = 8'b00000001;
  1060. reg [7:0] cpu_state;
  1061. reg [1:0] irq_state;
  1062. `FORMAL_KEEP reg [127:0] dbg_ascii_state;
  1063. always @* begin
  1064. dbg_ascii_state = "";
  1065. if (cpu_state == cpu_state_trap) dbg_ascii_state = "trap";
  1066. if (cpu_state == cpu_state_fetch) dbg_ascii_state = "fetch";
  1067. if (cpu_state == cpu_state_ld_rs1) dbg_ascii_state = "ld_rs1";
  1068. if (cpu_state == cpu_state_ld_rs2) dbg_ascii_state = "ld_rs2";
  1069. if (cpu_state == cpu_state_exec) dbg_ascii_state = "exec";
  1070. if (cpu_state == cpu_state_shift) dbg_ascii_state = "shift";
  1071. if (cpu_state == cpu_state_stmem) dbg_ascii_state = "stmem";
  1072. if (cpu_state == cpu_state_ldmem) dbg_ascii_state = "ldmem";
  1073. end
  1074. reg set_mem_do_rinst;
  1075. reg set_mem_do_rdata;
  1076. reg set_mem_do_wdata;
  1077. reg latched_store;
  1078. reg latched_stalu;
  1079. reg latched_branch;
  1080. reg latched_compr;
  1081. reg latched_trace;
  1082. reg latched_is_lu;
  1083. reg latched_is_lh;
  1084. reg latched_is_lb;
  1085. reg [regindex_bits-1:0] latched_rd;
  1086. reg [31:0] current_pc;
  1087. assign next_pc = latched_store && latched_branch ? reg_out & ~1 : reg_next_pc;
  1088. reg [3:0] pcpi_timeout_counter;
  1089. reg pcpi_timeout;
  1090. reg [31:0] next_irq_pending;
  1091. reg do_waitirq;
  1092. reg [31:0] alu_out, alu_out_q;
  1093. reg alu_out_0, alu_out_0_q;
  1094. reg alu_wait, alu_wait_2;
  1095. reg [31:0] alu_add_sub;
  1096. reg [31:0] alu_shl, alu_shr;
  1097. reg alu_eq, alu_ltu, alu_lts;
  1098. generate if (TWO_CYCLE_ALU) begin
  1099. always @(posedge clk) begin
  1100. alu_add_sub <= instr_sub ? reg_op1 - reg_op2 : reg_op1 + reg_op2;
  1101. alu_eq <= reg_op1 == reg_op2;
  1102. alu_lts <= $signed(reg_op1) < $signed(reg_op2);
  1103. alu_ltu <= reg_op1 < reg_op2;
  1104. alu_shl <= reg_op1 << reg_op2[4:0];
  1105. alu_shr <= $signed({instr_sra || instr_srai ? reg_op1[31] : 1'b0, reg_op1}) >>> reg_op2[4:0];
  1106. end
  1107. end else begin
  1108. always @* begin
  1109. alu_add_sub = instr_sub ? reg_op1 - reg_op2 : reg_op1 + reg_op2;
  1110. alu_eq = reg_op1 == reg_op2;
  1111. alu_lts = $signed(reg_op1) < $signed(reg_op2);
  1112. alu_ltu = reg_op1 < reg_op2;
  1113. alu_shl = reg_op1 << reg_op2[4:0];
  1114. alu_shr = $signed({instr_sra || instr_srai ? reg_op1[31] : 1'b0, reg_op1}) >>> reg_op2[4:0];
  1115. end
  1116. end endgenerate
  1117. always @* begin
  1118. alu_out_0 = 'bx;
  1119. (* parallel_case, full_case *)
  1120. case (1'b1)
  1121. instr_beq:
  1122. alu_out_0 = alu_eq;
  1123. instr_bne:
  1124. alu_out_0 = !alu_eq;
  1125. instr_bge:
  1126. alu_out_0 = !alu_lts;
  1127. instr_bgeu:
  1128. alu_out_0 = !alu_ltu;
  1129. is_slti_blt_slt && (!TWO_CYCLE_COMPARE || !{instr_beq,instr_bne,instr_bge,instr_bgeu}):
  1130. alu_out_0 = alu_lts;
  1131. is_sltiu_bltu_sltu && (!TWO_CYCLE_COMPARE || !{instr_beq,instr_bne,instr_bge,instr_bgeu}):
  1132. alu_out_0 = alu_ltu;
  1133. endcase
  1134. alu_out = 'bx;
  1135. (* parallel_case, full_case *)
  1136. case (1'b1)
  1137. is_lui_auipc_jal_jalr_addi_add_sub:
  1138. alu_out = alu_add_sub;
  1139. is_compare:
  1140. alu_out = alu_out_0;
  1141. instr_xori || instr_xor:
  1142. alu_out = reg_op1 ^ reg_op2;
  1143. instr_ori || instr_or:
  1144. alu_out = reg_op1 | reg_op2;
  1145. instr_andi || instr_and:
  1146. alu_out = reg_op1 & reg_op2;
  1147. BARREL_SHIFTER && (instr_sll || instr_slli):
  1148. alu_out = alu_shl;
  1149. BARREL_SHIFTER && (instr_srl || instr_srli || instr_sra || instr_srai):
  1150. alu_out = alu_shr;
  1151. endcase
  1152. `ifdef RISCV_FORMAL_BLACKBOX_ALU
  1153. alu_out_0 = $anyseq;
  1154. alu_out = $anyseq;
  1155. `endif
  1156. end
  1157. reg clear_prefetched_high_word_q;
  1158. always @(posedge clk) clear_prefetched_high_word_q <= clear_prefetched_high_word;
  1159. always @* begin
  1160. clear_prefetched_high_word = clear_prefetched_high_word_q;
  1161. if (!prefetched_high_word)
  1162. clear_prefetched_high_word = 0;
  1163. if (latched_branch || irq_state || !resetn)
  1164. clear_prefetched_high_word = COMPRESSED_ISA;
  1165. end
  1166. reg cpuregs_write;
  1167. reg [31:0] cpuregs_wrdata;
  1168. reg [31:0] cpuregs_rs1;
  1169. reg [31:0] cpuregs_rs2;
  1170. reg [regindex_bits-1:0] decoded_rs;
  1171. always @* begin
  1172. cpuregs_write = 0;
  1173. cpuregs_wrdata = 'bx;
  1174. if (cpu_state == cpu_state_fetch) begin
  1175. (* parallel_case *)
  1176. case (1'b1)
  1177. latched_branch: begin
  1178. cpuregs_wrdata = reg_pc + (latched_compr ? 2 : 4);
  1179. cpuregs_write = 1;
  1180. end
  1181. latched_store && !latched_branch: begin
  1182. cpuregs_wrdata = latched_stalu ? alu_out_q : reg_out;
  1183. cpuregs_write = 1;
  1184. end
  1185. ENABLE_IRQ && irq_state[0]: begin
  1186. cpuregs_wrdata = reg_next_pc | latched_compr;
  1187. cpuregs_write = 1;
  1188. end
  1189. ENABLE_IRQ && irq_state[1]: begin
  1190. cpuregs_wrdata = irq_pending & ~irq_mask;
  1191. cpuregs_write = 1;
  1192. end
  1193. endcase
  1194. end
  1195. end
  1196. `ifndef PICORV32_REGS
  1197. always @(posedge clk) begin
  1198. if (resetn && cpuregs_write && latched_rd)
  1199. `ifdef PICORV32_TESTBUG_001
  1200. cpuregs[latched_rd ^ 1] <= cpuregs_wrdata;
  1201. `elsif PICORV32_TESTBUG_002
  1202. cpuregs[latched_rd] <= cpuregs_wrdata ^ 1;
  1203. `else
  1204. cpuregs[latched_rd] <= cpuregs_wrdata;
  1205. `endif
  1206. end
  1207. always @* begin
  1208. decoded_rs = 'bx;
  1209. if (ENABLE_REGS_DUALPORT) begin
  1210. `ifndef RISCV_FORMAL_BLACKBOX_REGS
  1211. cpuregs_rs1 = decoded_rs1 ? cpuregs[decoded_rs1] : 0;
  1212. cpuregs_rs2 = decoded_rs2 ? cpuregs[decoded_rs2] : 0;
  1213. `else
  1214. cpuregs_rs1 = decoded_rs1 ? $anyseq : 0;
  1215. cpuregs_rs2 = decoded_rs2 ? $anyseq : 0;
  1216. `endif
  1217. end else begin
  1218. decoded_rs = (cpu_state == cpu_state_ld_rs2) ? decoded_rs2 : decoded_rs1;
  1219. `ifndef RISCV_FORMAL_BLACKBOX_REGS
  1220. cpuregs_rs1 = decoded_rs ? cpuregs[decoded_rs] : 0;
  1221. `else
  1222. cpuregs_rs1 = decoded_rs ? $anyseq : 0;
  1223. `endif
  1224. cpuregs_rs2 = cpuregs_rs1;
  1225. end
  1226. end
  1227. `else
  1228. wire[31:0] cpuregs_rdata1;
  1229. wire[31:0] cpuregs_rdata2;
  1230. wire [5:0] cpuregs_waddr = latched_rd;
  1231. wire [5:0] cpuregs_raddr1 = ENABLE_REGS_DUALPORT ? decoded_rs1 : decoded_rs;
  1232. wire [5:0] cpuregs_raddr2 = ENABLE_REGS_DUALPORT ? decoded_rs2 : 0;
  1233. `PICORV32_REGS cpuregs (
  1234. .clk(clk),
  1235. .wen(resetn && cpuregs_write && latched_rd),
  1236. .waddr(cpuregs_waddr),
  1237. .raddr1(cpuregs_raddr1),
  1238. .raddr2(cpuregs_raddr2),
  1239. .wdata(cpuregs_wrdata),
  1240. .rdata1(cpuregs_rdata1),
  1241. .rdata2(cpuregs_rdata2)
  1242. );
  1243. always @* begin
  1244. decoded_rs = 'bx;
  1245. if (ENABLE_REGS_DUALPORT) begin
  1246. cpuregs_rs1 = decoded_rs1 ? cpuregs_rdata1 : 0;
  1247. cpuregs_rs2 = decoded_rs2 ? cpuregs_rdata2 : 0;
  1248. end else begin
  1249. decoded_rs = (cpu_state == cpu_state_ld_rs2) ? decoded_rs2 : decoded_rs1;
  1250. cpuregs_rs1 = decoded_rs ? cpuregs_rdata1 : 0;
  1251. cpuregs_rs2 = cpuregs_rs1;
  1252. end
  1253. end
  1254. `endif
  1255. assign launch_next_insn = cpu_state == cpu_state_fetch && decoder_trigger && (!ENABLE_IRQ || irq_delay || irq_active || !(irq_pending & ~irq_mask));
  1256. always @(posedge clk) begin
  1257. trap <= 0;
  1258. reg_sh <= 'bx;
  1259. reg_out <= 'bx;
  1260. set_mem_do_rinst = 0;
  1261. set_mem_do_rdata = 0;
  1262. set_mem_do_wdata = 0;
  1263. alu_out_0_q <= alu_out_0;
  1264. alu_out_q <= alu_out;
  1265. alu_wait <= 0;
  1266. alu_wait_2 <= 0;
  1267. if (launch_next_insn) begin
  1268. dbg_rs1val <= 'bx;
  1269. dbg_rs2val <= 'bx;
  1270. dbg_rs1val_valid <= 0;
  1271. dbg_rs2val_valid <= 0;
  1272. end
  1273. if (WITH_PCPI && CATCH_ILLINSN) begin
  1274. if (resetn && pcpi_valid && !pcpi_int_wait) begin
  1275. if (pcpi_timeout_counter)
  1276. pcpi_timeout_counter <= pcpi_timeout_counter - 1;
  1277. end else
  1278. pcpi_timeout_counter <= ~0;
  1279. pcpi_timeout <= !pcpi_timeout_counter;
  1280. end
  1281. if (ENABLE_COUNTERS) begin
  1282. count_cycle <= resetn ? count_cycle + 1 : 0;
  1283. if (!ENABLE_COUNTERS64) count_cycle[63:32] <= 0;
  1284. end else begin
  1285. count_cycle <= 'bx;
  1286. count_instr <= 'bx;
  1287. end
  1288. next_irq_pending = ENABLE_IRQ ? (irq_pending & LATCHED_IRQ & ~MASKED_IRQ) : 'bx;
  1289. if (ENABLE_IRQ && ENABLE_IRQ_TIMER && timer) begin
  1290. timer <= timer - 1;
  1291. end
  1292. decoder_trigger <= mem_do_rinst && mem_done;
  1293. decoder_trigger_q <= decoder_trigger;
  1294. decoder_pseudo_trigger <= 0;
  1295. decoder_pseudo_trigger_q <= decoder_pseudo_trigger;
  1296. do_waitirq <= 0;
  1297. trace_valid <= 0;
  1298. if (!ENABLE_TRACE)
  1299. trace_data <= 'bx;
  1300. if (!resetn) begin
  1301. reg_pc <= PROGADDR_RESET;
  1302. reg_next_pc <= PROGADDR_RESET;
  1303. if (ENABLE_COUNTERS)
  1304. count_instr <= 0;
  1305. latched_store <= 0;
  1306. latched_stalu <= 0;
  1307. latched_branch <= 0;
  1308. latched_trace <= 0;
  1309. latched_is_lu <= 0;
  1310. latched_is_lh <= 0;
  1311. latched_is_lb <= 0;
  1312. pcpi_valid <= 0;
  1313. pcpi_timeout <= 0;
  1314. irq_active <= 0;
  1315. irq_delay <= 0;
  1316. irq_mask <= ~0;
  1317. next_irq_pending = 0;
  1318. irq_state <= 0;
  1319. eoi <= 0;
  1320. timer <= 0;
  1321. if (~STACKADDR) begin
  1322. latched_store <= 1;
  1323. latched_rd <= 2;
  1324. reg_out <= STACKADDR;
  1325. end
  1326. cpu_state <= cpu_state_fetch;
  1327. end else
  1328. (* parallel_case, full_case *)
  1329. case (cpu_state)
  1330. cpu_state_trap: begin
  1331. trap <= 1;
  1332. end
  1333. cpu_state_fetch: begin
  1334. mem_do_rinst <= !decoder_trigger && !do_waitirq;
  1335. mem_wordsize <= 0;
  1336. current_pc = reg_next_pc;
  1337. (* parallel_case *)
  1338. case (1'b1)
  1339. latched_branch: begin
  1340. current_pc = latched_store ? (latched_stalu ? alu_out_q : reg_out) & ~1 : reg_next_pc;
  1341. `debug($display("ST_RD: %2d 0x%08x, BRANCH 0x%08x", latched_rd, reg_pc + (latched_compr ? 2 : 4), current_pc);)
  1342. end
  1343. latched_store && !latched_branch: begin
  1344. `debug($display("ST_RD: %2d 0x%08x", latched_rd, latched_stalu ? alu_out_q : reg_out);)
  1345. end
  1346. ENABLE_IRQ && irq_state[0]: begin
  1347. current_pc = PROGADDR_IRQ;
  1348. irq_active <= 1;
  1349. mem_do_rinst <= 1;
  1350. end
  1351. ENABLE_IRQ && irq_state[1]: begin
  1352. eoi <= irq_pending & ~irq_mask;
  1353. next_irq_pending = next_irq_pending & irq_mask;
  1354. end
  1355. endcase
  1356. if (ENABLE_TRACE && latched_trace) begin
  1357. latched_trace <= 0;
  1358. trace_valid <= 1;
  1359. if (latched_branch)
  1360. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_BRANCH | (current_pc & 32'hfffffffe);
  1361. else
  1362. trace_data <= (irq_active ? TRACE_IRQ : 0) | (latched_stalu ? alu_out_q : reg_out);
  1363. end
  1364. reg_pc <= current_pc;
  1365. reg_next_pc <= current_pc;
  1366. latched_store <= 0;
  1367. latched_stalu <= 0;
  1368. latched_branch <= 0;
  1369. latched_is_lu <= 0;
  1370. latched_is_lh <= 0;
  1371. latched_is_lb <= 0;
  1372. latched_rd <= decoded_rd;
  1373. latched_compr <= compressed_instr;
  1374. if (ENABLE_IRQ && ((decoder_trigger && !irq_active && !irq_delay && |(irq_pending & ~irq_mask)) || irq_state)) begin
  1375. irq_state <=
  1376. irq_state == 2'b00 ? 2'b01 :
  1377. irq_state == 2'b01 ? 2'b10 : 2'b00;
  1378. latched_compr <= latched_compr;
  1379. if (ENABLE_IRQ_QREGS)
  1380. latched_rd <= irqregs_offset | irq_state[0];
  1381. else
  1382. latched_rd <= irq_state[0] ? 4 : 3;
  1383. end else
  1384. if (ENABLE_IRQ && (decoder_trigger || do_waitirq) && instr_waitirq) begin
  1385. if (irq_pending) begin
  1386. latched_store <= 1;
  1387. reg_out <= irq_pending;
  1388. reg_next_pc <= current_pc + (compressed_instr ? 2 : 4);
  1389. mem_do_rinst <= 1;
  1390. end else
  1391. do_waitirq <= 1;
  1392. end else
  1393. if (decoder_trigger) begin
  1394. `debug($display("-- %-0t", $time);)
  1395. irq_delay <= irq_active;
  1396. reg_next_pc <= current_pc + (compressed_instr ? 2 : 4);
  1397. if (ENABLE_TRACE)
  1398. latched_trace <= 1;
  1399. if (ENABLE_COUNTERS) begin
  1400. count_instr <= count_instr + 1;
  1401. if (!ENABLE_COUNTERS64) count_instr[63:32] <= 0;
  1402. end
  1403. if (instr_jal) begin
  1404. mem_do_rinst <= 1;
  1405. reg_next_pc <= current_pc + decoded_imm_j;
  1406. latched_branch <= 1;
  1407. end else begin
  1408. mem_do_rinst <= 0;
  1409. mem_do_prefetch <= !instr_jalr && !instr_retirq;
  1410. cpu_state <= cpu_state_ld_rs1;
  1411. end
  1412. end
  1413. end
  1414. cpu_state_ld_rs1: begin
  1415. reg_op1 <= 'bx;
  1416. reg_op2 <= 'bx;
  1417. (* parallel_case *)
  1418. case (1'b1)
  1419. (CATCH_ILLINSN || WITH_PCPI) && instr_trap: begin
  1420. if (WITH_PCPI) begin
  1421. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1422. reg_op1 <= cpuregs_rs1;
  1423. dbg_rs1val <= cpuregs_rs1;
  1424. dbg_rs1val_valid <= 1;
  1425. if (ENABLE_REGS_DUALPORT) begin
  1426. pcpi_valid <= 1;
  1427. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1428. reg_sh <= cpuregs_rs2;
  1429. reg_op2 <= cpuregs_rs2;
  1430. dbg_rs2val <= cpuregs_rs2;
  1431. dbg_rs2val_valid <= 1;
  1432. if (pcpi_int_ready) begin
  1433. mem_do_rinst <= 1;
  1434. pcpi_valid <= 0;
  1435. reg_out <= pcpi_int_rd;
  1436. latched_store <= pcpi_int_wr;
  1437. cpu_state <= cpu_state_fetch;
  1438. end else
  1439. if (CATCH_ILLINSN && (pcpi_timeout || instr_ecall_ebreak)) begin
  1440. pcpi_valid <= 0;
  1441. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1442. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1443. next_irq_pending[irq_ebreak] = 1;
  1444. cpu_state <= cpu_state_fetch;
  1445. end else
  1446. cpu_state <= cpu_state_trap;
  1447. end
  1448. end else begin
  1449. cpu_state <= cpu_state_ld_rs2;
  1450. end
  1451. end else begin
  1452. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1453. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1454. next_irq_pending[irq_ebreak] = 1;
  1455. cpu_state <= cpu_state_fetch;
  1456. end else
  1457. cpu_state <= cpu_state_trap;
  1458. end
  1459. end
  1460. ENABLE_COUNTERS && is_rdcycle_rdcycleh_rdinstr_rdinstrh: begin
  1461. (* parallel_case, full_case *)
  1462. case (1'b1)
  1463. instr_rdcycle:
  1464. reg_out <= count_cycle[31:0];
  1465. instr_rdcycleh && ENABLE_COUNTERS64:
  1466. reg_out <= count_cycle[63:32];
  1467. instr_rdinstr:
  1468. reg_out <= count_instr[31:0];
  1469. instr_rdinstrh && ENABLE_COUNTERS64:
  1470. reg_out <= count_instr[63:32];
  1471. endcase
  1472. latched_store <= 1;
  1473. cpu_state <= cpu_state_fetch;
  1474. end
  1475. is_lui_auipc_jal: begin
  1476. reg_op1 <= instr_lui ? 0 : reg_pc;
  1477. reg_op2 <= decoded_imm;
  1478. if (TWO_CYCLE_ALU)
  1479. alu_wait <= 1;
  1480. else
  1481. mem_do_rinst <= mem_do_prefetch;
  1482. cpu_state <= cpu_state_exec;
  1483. end
  1484. ENABLE_IRQ && ENABLE_IRQ_QREGS && instr_getq: begin
  1485. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1486. reg_out <= cpuregs_rs1;
  1487. dbg_rs1val <= cpuregs_rs1;
  1488. dbg_rs1val_valid <= 1;
  1489. latched_store <= 1;
  1490. cpu_state <= cpu_state_fetch;
  1491. end
  1492. ENABLE_IRQ && ENABLE_IRQ_QREGS && instr_setq: begin
  1493. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1494. reg_out <= cpuregs_rs1;
  1495. dbg_rs1val <= cpuregs_rs1;
  1496. dbg_rs1val_valid <= 1;
  1497. latched_rd <= latched_rd | irqregs_offset;
  1498. latched_store <= 1;
  1499. cpu_state <= cpu_state_fetch;
  1500. end
  1501. ENABLE_IRQ && instr_retirq: begin
  1502. eoi <= 0;
  1503. irq_active <= 0;
  1504. latched_branch <= 1;
  1505. latched_store <= 1;
  1506. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1507. reg_out <= CATCH_MISALIGN ? (cpuregs_rs1 & 32'h fffffffe) : cpuregs_rs1;
  1508. dbg_rs1val <= cpuregs_rs1;
  1509. dbg_rs1val_valid <= 1;
  1510. cpu_state <= cpu_state_fetch;
  1511. end
  1512. ENABLE_IRQ && instr_maskirq: begin
  1513. latched_store <= 1;
  1514. reg_out <= irq_mask;
  1515. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1516. // hpa: allow rs2 to specify bits to be preserved
  1517. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1518. irq_mask <= ((irq_mask & cpuregs_rs2) ^ cpuregs_rs1) | MASKED_IRQ;
  1519. dbg_rs1val <= cpuregs_rs1;
  1520. dbg_rs1val_valid <= 1;
  1521. cpu_state <= cpu_state_fetch;
  1522. end
  1523. ENABLE_IRQ && ENABLE_IRQ_TIMER && instr_timer: begin
  1524. latched_store <= 1;
  1525. reg_out <= timer;
  1526. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1527. timer <= cpuregs_rs1;
  1528. dbg_rs1val <= cpuregs_rs1;
  1529. dbg_rs1val_valid <= 1;
  1530. cpu_state <= cpu_state_fetch;
  1531. end
  1532. is_lb_lh_lw_lbu_lhu && !instr_trap: begin
  1533. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1534. reg_op1 <= cpuregs_rs1;
  1535. dbg_rs1val <= cpuregs_rs1;
  1536. dbg_rs1val_valid <= 1;
  1537. cpu_state <= cpu_state_ldmem;
  1538. mem_do_rinst <= 1;
  1539. end
  1540. is_slli_srli_srai && !BARREL_SHIFTER: begin
  1541. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1542. reg_op1 <= cpuregs_rs1;
  1543. dbg_rs1val <= cpuregs_rs1;
  1544. dbg_rs1val_valid <= 1;
  1545. reg_sh <= decoded_rs2;
  1546. cpu_state <= cpu_state_shift;
  1547. end
  1548. is_jalr_addi_slti_sltiu_xori_ori_andi, is_slli_srli_srai && BARREL_SHIFTER: begin
  1549. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1550. reg_op1 <= cpuregs_rs1;
  1551. dbg_rs1val <= cpuregs_rs1;
  1552. dbg_rs1val_valid <= 1;
  1553. reg_op2 <= is_slli_srli_srai && BARREL_SHIFTER ? decoded_rs2 : decoded_imm;
  1554. if (TWO_CYCLE_ALU)
  1555. alu_wait <= 1;
  1556. else
  1557. mem_do_rinst <= mem_do_prefetch;
  1558. cpu_state <= cpu_state_exec;
  1559. end
  1560. default: begin
  1561. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1562. reg_op1 <= cpuregs_rs1;
  1563. dbg_rs1val <= cpuregs_rs1;
  1564. dbg_rs1val_valid <= 1;
  1565. if (ENABLE_REGS_DUALPORT) begin
  1566. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1567. reg_sh <= cpuregs_rs2;
  1568. reg_op2 <= cpuregs_rs2;
  1569. dbg_rs2val <= cpuregs_rs2;
  1570. dbg_rs2val_valid <= 1;
  1571. (* parallel_case *)
  1572. case (1'b1)
  1573. is_sb_sh_sw: begin
  1574. cpu_state <= cpu_state_stmem;
  1575. mem_do_rinst <= 1;
  1576. end
  1577. is_sll_srl_sra && !BARREL_SHIFTER: begin
  1578. cpu_state <= cpu_state_shift;
  1579. end
  1580. default: begin
  1581. if (TWO_CYCLE_ALU || (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu)) begin
  1582. alu_wait_2 <= TWO_CYCLE_ALU && (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu);
  1583. alu_wait <= 1;
  1584. end else
  1585. mem_do_rinst <= mem_do_prefetch;
  1586. cpu_state <= cpu_state_exec;
  1587. end
  1588. endcase
  1589. end else
  1590. cpu_state <= cpu_state_ld_rs2;
  1591. end
  1592. endcase
  1593. end
  1594. cpu_state_ld_rs2: begin
  1595. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1596. reg_sh <= cpuregs_rs2;
  1597. reg_op2 <= cpuregs_rs2;
  1598. dbg_rs2val <= cpuregs_rs2;
  1599. dbg_rs2val_valid <= 1;
  1600. (* parallel_case *)
  1601. case (1'b1)
  1602. WITH_PCPI && instr_trap: begin
  1603. pcpi_valid <= 1;
  1604. if (pcpi_int_ready) begin
  1605. mem_do_rinst <= 1;
  1606. pcpi_valid <= 0;
  1607. reg_out <= pcpi_int_rd;
  1608. latched_store <= pcpi_int_wr;
  1609. cpu_state <= cpu_state_fetch;
  1610. end else
  1611. if (CATCH_ILLINSN && (pcpi_timeout || instr_ecall_ebreak)) begin
  1612. pcpi_valid <= 0;
  1613. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1614. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1615. next_irq_pending[irq_ebreak] = 1;
  1616. cpu_state <= cpu_state_fetch;
  1617. end else
  1618. cpu_state <= cpu_state_trap;
  1619. end
  1620. end
  1621. is_sb_sh_sw: begin
  1622. cpu_state <= cpu_state_stmem;
  1623. mem_do_rinst <= 1;
  1624. end
  1625. is_sll_srl_sra && !BARREL_SHIFTER: begin
  1626. cpu_state <= cpu_state_shift;
  1627. end
  1628. default: begin
  1629. if (TWO_CYCLE_ALU || (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu)) begin
  1630. alu_wait_2 <= TWO_CYCLE_ALU && (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu);
  1631. alu_wait <= 1;
  1632. end else
  1633. mem_do_rinst <= mem_do_prefetch;
  1634. cpu_state <= cpu_state_exec;
  1635. end
  1636. endcase
  1637. end
  1638. cpu_state_exec: begin
  1639. reg_out <= reg_pc + decoded_imm;
  1640. if ((TWO_CYCLE_ALU || TWO_CYCLE_COMPARE) && (alu_wait || alu_wait_2)) begin
  1641. mem_do_rinst <= mem_do_prefetch && !alu_wait_2;
  1642. alu_wait <= alu_wait_2;
  1643. end else
  1644. if (is_beq_bne_blt_bge_bltu_bgeu) begin
  1645. latched_rd <= 0;
  1646. latched_store <= TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0;
  1647. latched_branch <= TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0;
  1648. if (mem_done)
  1649. cpu_state <= cpu_state_fetch;
  1650. if (TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0) begin
  1651. decoder_trigger <= 0;
  1652. set_mem_do_rinst = 1;
  1653. end
  1654. end else begin
  1655. latched_branch <= instr_jalr;
  1656. latched_store <= 1;
  1657. latched_stalu <= 1;
  1658. cpu_state <= cpu_state_fetch;
  1659. end
  1660. end
  1661. cpu_state_shift: begin
  1662. latched_store <= 1;
  1663. if (reg_sh == 0) begin
  1664. reg_out <= reg_op1;
  1665. mem_do_rinst <= mem_do_prefetch;
  1666. cpu_state <= cpu_state_fetch;
  1667. end else if (TWO_STAGE_SHIFT && reg_sh >= 4) begin
  1668. (* parallel_case, full_case *)
  1669. case (1'b1)
  1670. instr_slli || instr_sll: reg_op1 <= reg_op1 << 4;
  1671. instr_srli || instr_srl: reg_op1 <= reg_op1 >> 4;
  1672. instr_srai || instr_sra: reg_op1 <= $signed(reg_op1) >>> 4;
  1673. endcase
  1674. reg_sh <= reg_sh - 4;
  1675. end else begin
  1676. (* parallel_case, full_case *)
  1677. case (1'b1)
  1678. instr_slli || instr_sll: reg_op1 <= reg_op1 << 1;
  1679. instr_srli || instr_srl: reg_op1 <= reg_op1 >> 1;
  1680. instr_srai || instr_sra: reg_op1 <= $signed(reg_op1) >>> 1;
  1681. endcase
  1682. reg_sh <= reg_sh - 1;
  1683. end
  1684. end
  1685. cpu_state_stmem: begin
  1686. if (ENABLE_TRACE)
  1687. reg_out <= reg_op2;
  1688. if (!mem_do_prefetch || mem_done) begin
  1689. if (!mem_do_wdata) begin
  1690. (* parallel_case, full_case *)
  1691. case (1'b1)
  1692. instr_sb: mem_wordsize <= 2;
  1693. instr_sh: mem_wordsize <= 1;
  1694. instr_sw: mem_wordsize <= 0;
  1695. endcase
  1696. if (ENABLE_TRACE) begin
  1697. trace_valid <= 1;
  1698. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_ADDR | ((reg_op1 + decoded_imm) & 32'hffffffff);
  1699. end
  1700. reg_op1 <= reg_op1 + decoded_imm;
  1701. set_mem_do_wdata = 1;
  1702. end
  1703. if (!mem_do_prefetch && mem_done) begin
  1704. cpu_state <= cpu_state_fetch;
  1705. decoder_trigger <= 1;
  1706. decoder_pseudo_trigger <= 1;
  1707. end
  1708. end
  1709. end
  1710. cpu_state_ldmem: begin
  1711. latched_store <= 1;
  1712. if (!mem_do_prefetch || mem_done) begin
  1713. if (!mem_do_rdata) begin
  1714. (* parallel_case, full_case *)
  1715. case (1'b1)
  1716. instr_lb || instr_lbu: mem_wordsize <= 2;
  1717. instr_lh || instr_lhu: mem_wordsize <= 1;
  1718. instr_lw: mem_wordsize <= 0;
  1719. endcase
  1720. latched_is_lu <= is_lbu_lhu_lw;
  1721. latched_is_lh <= instr_lh;
  1722. latched_is_lb <= instr_lb;
  1723. if (ENABLE_TRACE) begin
  1724. trace_valid <= 1;
  1725. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_ADDR | ((reg_op1 + decoded_imm) & 32'hffffffff);
  1726. end
  1727. reg_op1 <= reg_op1 + decoded_imm;
  1728. set_mem_do_rdata = 1;
  1729. end
  1730. if (!mem_do_prefetch && mem_done) begin
  1731. (* parallel_case, full_case *)
  1732. case (1'b1)
  1733. latched_is_lu: reg_out <= mem_rdata_word;
  1734. latched_is_lh: reg_out <= $signed(mem_rdata_word[15:0]);
  1735. latched_is_lb: reg_out <= $signed(mem_rdata_word[7:0]);
  1736. endcase
  1737. decoder_trigger <= 1;
  1738. decoder_pseudo_trigger <= 1;
  1739. cpu_state <= cpu_state_fetch;
  1740. end
  1741. end
  1742. end
  1743. endcase
  1744. if (ENABLE_IRQ) begin
  1745. next_irq_pending = next_irq_pending | irq;
  1746. if(ENABLE_IRQ_TIMER && timer)
  1747. if (timer - 1 == 0)
  1748. next_irq_pending[irq_timer] = 1;
  1749. end
  1750. if (CATCH_MISALIGN && resetn && (mem_do_rdata || mem_do_wdata)) begin
  1751. if (mem_wordsize == 0 && reg_op1[1:0] != 0) begin
  1752. `debug($display("MISALIGNED WORD: 0x%08x", reg_op1);)
  1753. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1754. next_irq_pending[irq_buserror] = 1;
  1755. end else
  1756. cpu_state <= cpu_state_trap;
  1757. end
  1758. if (mem_wordsize == 1 && reg_op1[0] != 0) begin
  1759. `debug($display("MISALIGNED HALFWORD: 0x%08x", reg_op1);)
  1760. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1761. next_irq_pending[irq_buserror] = 1;
  1762. end else
  1763. cpu_state <= cpu_state_trap;
  1764. end
  1765. end
  1766. if (CATCH_MISALIGN && resetn && mem_do_rinst && (COMPRESSED_ISA ? reg_pc[0] : |reg_pc[1:0])) begin
  1767. `debug($display("MISALIGNED INSTRUCTION: 0x%08x", reg_pc);)
  1768. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1769. next_irq_pending[irq_buserror] = 1;
  1770. end else
  1771. cpu_state <= cpu_state_trap;
  1772. end
  1773. if (!CATCH_ILLINSN && decoder_trigger_q && !decoder_pseudo_trigger_q && instr_ecall_ebreak) begin
  1774. cpu_state <= cpu_state_trap;
  1775. end
  1776. if (!resetn || mem_done) begin
  1777. mem_do_prefetch <= 0;
  1778. mem_do_rinst <= 0;
  1779. mem_do_rdata <= 0;
  1780. mem_do_wdata <= 0;
  1781. end
  1782. if (set_mem_do_rinst)
  1783. mem_do_rinst <= 1;
  1784. if (set_mem_do_rdata)
  1785. mem_do_rdata <= 1;
  1786. if (set_mem_do_wdata)
  1787. mem_do_wdata <= 1;
  1788. irq_pending <= next_irq_pending & ~MASKED_IRQ;
  1789. if (!CATCH_MISALIGN) begin
  1790. if (COMPRESSED_ISA) begin
  1791. reg_pc[0] <= 0;
  1792. reg_next_pc[0] <= 0;
  1793. end else begin
  1794. reg_pc[1:0] <= 0;
  1795. reg_next_pc[1:0] <= 0;
  1796. end
  1797. end
  1798. current_pc = 'bx;
  1799. end
  1800. `ifdef RISCV_FORMAL
  1801. reg dbg_irq_call;
  1802. reg dbg_irq_enter;
  1803. reg [31:0] dbg_irq_ret;
  1804. always @(posedge clk) begin
  1805. rvfi_valid <= resetn && (launch_next_insn || trap) && dbg_valid_insn;
  1806. rvfi_order <= resetn ? rvfi_order + rvfi_valid : 0;
  1807. rvfi_insn <= dbg_insn_opcode;
  1808. rvfi_rs1_addr <= dbg_rs1val_valid ? dbg_insn_rs1 : 0;
  1809. rvfi_rs2_addr <= dbg_rs2val_valid ? dbg_insn_rs2 : 0;
  1810. rvfi_pc_rdata <= dbg_insn_addr;
  1811. rvfi_rs1_rdata <= dbg_rs1val_valid ? dbg_rs1val : 0;
  1812. rvfi_rs2_rdata <= dbg_rs2val_valid ? dbg_rs2val : 0;
  1813. rvfi_trap <= trap;
  1814. rvfi_halt <= trap;
  1815. rvfi_intr <= dbg_irq_enter;
  1816. rvfi_mode <= 3;
  1817. rvfi_ixl <= 1;
  1818. if (!resetn) begin
  1819. dbg_irq_call <= 0;
  1820. dbg_irq_enter <= 0;
  1821. end else
  1822. if (rvfi_valid) begin
  1823. dbg_irq_call <= 0;
  1824. dbg_irq_enter <= dbg_irq_call;
  1825. end else
  1826. if (irq_state == 1) begin
  1827. dbg_irq_call <= 1;
  1828. dbg_irq_ret <= next_pc;
  1829. end
  1830. if (!resetn) begin
  1831. rvfi_rd_addr <= 0;
  1832. rvfi_rd_wdata <= 0;
  1833. end else
  1834. if (cpuregs_write && !irq_state) begin
  1835. `ifdef PICORV32_TESTBUG_003
  1836. rvfi_rd_addr <= latched_rd ^ 1;
  1837. `else
  1838. rvfi_rd_addr <= latched_rd;
  1839. `endif
  1840. `ifdef PICORV32_TESTBUG_004
  1841. rvfi_rd_wdata <= latched_rd ? cpuregs_wrdata ^ 1 : 0;
  1842. `else
  1843. rvfi_rd_wdata <= latched_rd ? cpuregs_wrdata : 0;
  1844. `endif
  1845. end else
  1846. if (rvfi_valid) begin
  1847. rvfi_rd_addr <= 0;
  1848. rvfi_rd_wdata <= 0;
  1849. end
  1850. casez (dbg_insn_opcode)
  1851. 32'b 0000000_?????_000??_???_?????_0001011: begin // getq
  1852. rvfi_rs1_addr <= 0;
  1853. rvfi_rs1_rdata <= 0;
  1854. end
  1855. 32'b 0000001_?????_?????_???_000??_0001011: begin // setq
  1856. rvfi_rd_addr <= 0;
  1857. rvfi_rd_wdata <= 0;
  1858. end
  1859. 32'b 0000010_?????_00000_???_00000_0001011: begin // retirq
  1860. rvfi_rs1_addr <= 0;
  1861. rvfi_rs1_rdata <= 0;
  1862. end
  1863. endcase
  1864. if (!dbg_irq_call) begin
  1865. if (dbg_mem_instr) begin
  1866. rvfi_mem_addr <= 0;
  1867. rvfi_mem_rmask <= 0;
  1868. rvfi_mem_wmask <= 0;
  1869. rvfi_mem_rdata <= 0;
  1870. rvfi_mem_wdata <= 0;
  1871. end else
  1872. if (dbg_mem_valid && dbg_mem_ready) begin
  1873. rvfi_mem_addr <= dbg_mem_addr;
  1874. rvfi_mem_rmask <= dbg_mem_wstrb ? 0 : ~0;
  1875. rvfi_mem_wmask <= dbg_mem_wstrb;
  1876. rvfi_mem_rdata <= dbg_mem_rdata;
  1877. rvfi_mem_wdata <= dbg_mem_wdata;
  1878. end
  1879. end
  1880. end
  1881. always @* begin
  1882. `ifdef PICORV32_TESTBUG_005
  1883. rvfi_pc_wdata = (dbg_irq_call ? dbg_irq_ret : dbg_insn_addr) ^ 4;
  1884. `else
  1885. rvfi_pc_wdata = dbg_irq_call ? dbg_irq_ret : dbg_insn_addr;
  1886. `endif
  1887. rvfi_csr_mcycle_rmask = 0;
  1888. rvfi_csr_mcycle_wmask = 0;
  1889. rvfi_csr_mcycle_rdata = 0;
  1890. rvfi_csr_mcycle_wdata = 0;
  1891. rvfi_csr_minstret_rmask = 0;
  1892. rvfi_csr_minstret_wmask = 0;
  1893. rvfi_csr_minstret_rdata = 0;
  1894. rvfi_csr_minstret_wdata = 0;
  1895. if (rvfi_valid && rvfi_insn[6:0] == 7'b 1110011 && rvfi_insn[13:12] == 3'b010) begin
  1896. if (rvfi_insn[31:20] == 12'h C00) begin
  1897. rvfi_csr_mcycle_rmask = 64'h 0000_0000_FFFF_FFFF;
  1898. rvfi_csr_mcycle_rdata = {32'h 0000_0000, rvfi_rd_wdata};
  1899. end
  1900. if (rvfi_insn[31:20] == 12'h C80) begin
  1901. rvfi_csr_mcycle_rmask = 64'h FFFF_FFFF_0000_0000;
  1902. rvfi_csr_mcycle_rdata = {rvfi_rd_wdata, 32'h 0000_0000};
  1903. end
  1904. if (rvfi_insn[31:20] == 12'h C02) begin
  1905. rvfi_csr_minstret_rmask = 64'h 0000_0000_FFFF_FFFF;
  1906. rvfi_csr_minstret_rdata = {32'h 0000_0000, rvfi_rd_wdata};
  1907. end
  1908. if (rvfi_insn[31:20] == 12'h C82) begin
  1909. rvfi_csr_minstret_rmask = 64'h FFFF_FFFF_0000_0000;
  1910. rvfi_csr_minstret_rdata = {rvfi_rd_wdata, 32'h 0000_0000};
  1911. end
  1912. end
  1913. end
  1914. `endif
  1915. // Formal Verification
  1916. `ifdef FORMAL
  1917. reg [3:0] last_mem_nowait;
  1918. always @(posedge clk)
  1919. last_mem_nowait <= {last_mem_nowait, mem_ready || !mem_valid};
  1920. // stall the memory interface for max 4 cycles
  1921. restrict property (|last_mem_nowait || mem_ready || !mem_valid);
  1922. // resetn low in first cycle, after that resetn high
  1923. restrict property (resetn != $initstate);
  1924. // this just makes it much easier to read traces. uncomment as needed.
  1925. // assume property (mem_valid || !mem_ready);
  1926. reg ok;
  1927. always @* begin
  1928. if (resetn) begin
  1929. // instruction fetches are read-only
  1930. if (mem_valid && mem_instr)
  1931. assert (mem_wstrb == 0);
  1932. // cpu_state must be valid
  1933. ok = 0;
  1934. if (cpu_state == cpu_state_trap) ok = 1;
  1935. if (cpu_state == cpu_state_fetch) ok = 1;
  1936. if (cpu_state == cpu_state_ld_rs1) ok = 1;
  1937. if (cpu_state == cpu_state_ld_rs2) ok = !ENABLE_REGS_DUALPORT;
  1938. if (cpu_state == cpu_state_exec) ok = 1;
  1939. if (cpu_state == cpu_state_shift) ok = 1;
  1940. if (cpu_state == cpu_state_stmem) ok = 1;
  1941. if (cpu_state == cpu_state_ldmem) ok = 1;
  1942. assert (ok);
  1943. end
  1944. end
  1945. reg last_mem_la_read = 0;
  1946. reg last_mem_la_write = 0;
  1947. reg [31:0] last_mem_la_addr;
  1948. reg [31:0] last_mem_la_wdata;
  1949. reg [3:0] last_mem_la_wstrb = 0;
  1950. always @(posedge clk) begin
  1951. last_mem_la_read <= mem_la_read;
  1952. last_mem_la_write <= mem_la_write;
  1953. last_mem_la_addr <= mem_la_addr;
  1954. last_mem_la_wdata <= mem_la_wdata;
  1955. last_mem_la_wstrb <= mem_la_wstrb;
  1956. if (last_mem_la_read) begin
  1957. assert(mem_valid);
  1958. assert(mem_addr == last_mem_la_addr);
  1959. assert(mem_wstrb == 0);
  1960. end
  1961. if (last_mem_la_write) begin
  1962. assert(mem_valid);
  1963. assert(mem_addr == last_mem_la_addr);
  1964. assert(mem_wdata == last_mem_la_wdata);
  1965. assert(mem_wstrb == last_mem_la_wstrb);
  1966. end
  1967. if (mem_la_read || mem_la_write) begin
  1968. assert(!mem_valid || mem_ready);
  1969. end
  1970. end
  1971. `endif
  1972. endmodule
  1973. // This is a simple example implementation of PICORV32_REGS.
  1974. // Use the PICORV32_REGS mechanism if you want to use custom
  1975. // memory resources to implement the processor register file.
  1976. // Note that your implementation must match the requirements of
  1977. // the PicoRV32 configuration. (e.g. QREGS, etc)
  1978. module picorv32_regs (
  1979. input clk, wen,
  1980. input [5:0] waddr,
  1981. input [5:0] raddr1,
  1982. input [5:0] raddr2,
  1983. input [31:0] wdata,
  1984. output [31:0] rdata1,
  1985. output [31:0] rdata2
  1986. );
  1987. reg [31:0] regs [0:30];
  1988. always @(posedge clk)
  1989. if (wen) regs[~waddr[4:0]] <= wdata;
  1990. assign rdata1 = regs[~raddr1[4:0]];
  1991. assign rdata2 = regs[~raddr2[4:0]];
  1992. endmodule
  1993. /***************************************************************
  1994. * picorv32_pcpi_mul
  1995. ***************************************************************/
  1996. module picorv32_pcpi_mul #(
  1997. parameter STEPS_AT_ONCE = 1,
  1998. parameter CARRY_CHAIN = 4
  1999. ) (
  2000. input clk, resetn,
  2001. input pcpi_valid,
  2002. input [31:0] pcpi_insn,
  2003. input [31:0] pcpi_rs1,
  2004. input [31:0] pcpi_rs2,
  2005. output reg pcpi_wr,
  2006. output reg [31:0] pcpi_rd,
  2007. output reg pcpi_wait,
  2008. output reg pcpi_ready
  2009. );
  2010. reg instr_mul, instr_mulh, instr_mulhsu, instr_mulhu;
  2011. wire instr_any_mul = |{instr_mul, instr_mulh, instr_mulhsu, instr_mulhu};
  2012. wire instr_any_mulh = |{instr_mulh, instr_mulhsu, instr_mulhu};
  2013. wire instr_rs1_signed = |{instr_mulh, instr_mulhsu};
  2014. wire instr_rs2_signed = |{instr_mulh};
  2015. reg pcpi_wait_q;
  2016. wire mul_start = pcpi_wait && !pcpi_wait_q;
  2017. always @(posedge clk) begin
  2018. instr_mul <= 0;
  2019. instr_mulh <= 0;
  2020. instr_mulhsu <= 0;
  2021. instr_mulhu <= 0;
  2022. if (resetn && pcpi_valid && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001) begin
  2023. case (pcpi_insn[14:12])
  2024. 3'b000: instr_mul <= 1;
  2025. 3'b001: instr_mulh <= 1;
  2026. 3'b010: instr_mulhsu <= 1;
  2027. 3'b011: instr_mulhu <= 1;
  2028. endcase
  2029. end
  2030. pcpi_wait <= instr_any_mul;
  2031. pcpi_wait_q <= pcpi_wait;
  2032. end
  2033. reg [63:0] rs1, rs2, rd, rdx;
  2034. reg [63:0] next_rs1, next_rs2, this_rs2;
  2035. reg [63:0] next_rd, next_rdx, next_rdt;
  2036. reg [6:0] mul_counter;
  2037. reg mul_waiting;
  2038. reg mul_finish;
  2039. integer i, j;
  2040. // carry save accumulator
  2041. always @* begin
  2042. next_rd = rd;
  2043. next_rdx = rdx;
  2044. next_rs1 = rs1;
  2045. next_rs2 = rs2;
  2046. for (i = 0; i < STEPS_AT_ONCE; i=i+1) begin
  2047. this_rs2 = next_rs1[0] ? next_rs2 : 0;
  2048. if (CARRY_CHAIN == 0) begin
  2049. next_rdt = next_rd ^ next_rdx ^ this_rs2;
  2050. next_rdx = ((next_rd & next_rdx) | (next_rd & this_rs2) | (next_rdx & this_rs2)) << 1;
  2051. next_rd = next_rdt;
  2052. end else begin
  2053. next_rdt = 0;
  2054. for (j = 0; j < 64; j = j + CARRY_CHAIN)
  2055. {next_rdt[j+CARRY_CHAIN-1], next_rd[j +: CARRY_CHAIN]} =
  2056. next_rd[j +: CARRY_CHAIN] + next_rdx[j +: CARRY_CHAIN] + this_rs2[j +: CARRY_CHAIN];
  2057. next_rdx = next_rdt << 1;
  2058. end
  2059. next_rs1 = next_rs1 >> 1;
  2060. next_rs2 = next_rs2 << 1;
  2061. end
  2062. end
  2063. always @(posedge clk) begin
  2064. mul_finish <= 0;
  2065. if (!resetn) begin
  2066. mul_waiting <= 1;
  2067. end else
  2068. if (mul_waiting) begin
  2069. if (instr_rs1_signed)
  2070. rs1 <= $signed(pcpi_rs1);
  2071. else
  2072. rs1 <= $unsigned(pcpi_rs1);
  2073. if (instr_rs2_signed)
  2074. rs2 <= $signed(pcpi_rs2);
  2075. else
  2076. rs2 <= $unsigned(pcpi_rs2);
  2077. rd <= 0;
  2078. rdx <= 0;
  2079. mul_counter <= (instr_any_mulh ? 63 - STEPS_AT_ONCE : 31 - STEPS_AT_ONCE);
  2080. mul_waiting <= !mul_start;
  2081. end else begin
  2082. rd <= next_rd;
  2083. rdx <= next_rdx;
  2084. rs1 <= next_rs1;
  2085. rs2 <= next_rs2;
  2086. mul_counter <= mul_counter - STEPS_AT_ONCE;
  2087. if (mul_counter[6]) begin
  2088. mul_finish <= 1;
  2089. mul_waiting <= 1;
  2090. end
  2091. end
  2092. end
  2093. always @(posedge clk) begin
  2094. pcpi_wr <= 0;
  2095. pcpi_ready <= 0;
  2096. if (mul_finish && resetn) begin
  2097. pcpi_wr <= 1;
  2098. pcpi_ready <= 1;
  2099. pcpi_rd <= instr_any_mulh ? rd >> 32 : rd;
  2100. end
  2101. end
  2102. endmodule
  2103. module picorv32_pcpi_fast_mul #(
  2104. parameter EXTRA_MUL_FFS = 0,
  2105. parameter EXTRA_INSN_FFS = 0,
  2106. parameter MUL_CLKGATE = 0
  2107. ) (
  2108. input clk, resetn,
  2109. input pcpi_valid,
  2110. input [31:0] pcpi_insn,
  2111. input [31:0] pcpi_rs1,
  2112. input [31:0] pcpi_rs2,
  2113. output pcpi_wr,
  2114. output [31:0] pcpi_rd,
  2115. output pcpi_wait,
  2116. output pcpi_ready
  2117. );
  2118. reg instr_mul, instr_mulh, instr_mulhsu, instr_mulhu;
  2119. wire instr_any_mul = |{instr_mul, instr_mulh, instr_mulhsu, instr_mulhu};
  2120. wire instr_any_mulh = |{instr_mulh, instr_mulhsu, instr_mulhu};
  2121. wire instr_rs1_signed = |{instr_mulh, instr_mulhsu};
  2122. wire instr_rs2_signed = |{instr_mulh};
  2123. reg shift_out;
  2124. reg [3:0] active;
  2125. reg [32:0] rs1, rs2, rs1_q, rs2_q;
  2126. reg [63:0] rd, rd_q;
  2127. wire pcpi_insn_valid = pcpi_valid && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001;
  2128. reg pcpi_insn_valid_q;
  2129. always @* begin
  2130. instr_mul = 0;
  2131. instr_mulh = 0;
  2132. instr_mulhsu = 0;
  2133. instr_mulhu = 0;
  2134. if (resetn && (EXTRA_INSN_FFS ? pcpi_insn_valid_q : pcpi_insn_valid)) begin
  2135. case (pcpi_insn[14:12])
  2136. 3'b000: instr_mul = 1;
  2137. 3'b001: instr_mulh = 1;
  2138. 3'b010: instr_mulhsu = 1;
  2139. 3'b011: instr_mulhu = 1;
  2140. endcase
  2141. end
  2142. end
  2143. always @(posedge clk) begin
  2144. pcpi_insn_valid_q <= pcpi_insn_valid;
  2145. if (!MUL_CLKGATE || active[0]) begin
  2146. rs1_q <= rs1;
  2147. rs2_q <= rs2;
  2148. end
  2149. if (!MUL_CLKGATE || active[1]) begin
  2150. rd <= $signed(EXTRA_MUL_FFS ? rs1_q : rs1) * $signed(EXTRA_MUL_FFS ? rs2_q : rs2);
  2151. end
  2152. if (!MUL_CLKGATE || active[2]) begin
  2153. rd_q <= rd;
  2154. end
  2155. end
  2156. always @(posedge clk) begin
  2157. if (instr_any_mul && !(EXTRA_MUL_FFS ? active[3:0] : active[1:0])) begin
  2158. if (instr_rs1_signed)
  2159. rs1 <= $signed(pcpi_rs1);
  2160. else
  2161. rs1 <= $unsigned(pcpi_rs1);
  2162. if (instr_rs2_signed)
  2163. rs2 <= $signed(pcpi_rs2);
  2164. else
  2165. rs2 <= $unsigned(pcpi_rs2);
  2166. active[0] <= 1;
  2167. end else begin
  2168. active[0] <= 0;
  2169. end
  2170. active[3:1] <= active;
  2171. shift_out <= instr_any_mulh;
  2172. if (!resetn)
  2173. active <= 0;
  2174. end
  2175. assign pcpi_wr = active[EXTRA_MUL_FFS ? 3 : 1];
  2176. assign pcpi_wait = 0;
  2177. assign pcpi_ready = active[EXTRA_MUL_FFS ? 3 : 1];
  2178. `ifdef RISCV_FORMAL_ALTOPS
  2179. assign pcpi_rd =
  2180. instr_mul ? (pcpi_rs1 + pcpi_rs2) ^ 32'h5876063e :
  2181. instr_mulh ? (pcpi_rs1 + pcpi_rs2) ^ 32'hf6583fb7 :
  2182. instr_mulhsu ? (pcpi_rs1 - pcpi_rs2) ^ 32'hecfbe137 :
  2183. instr_mulhu ? (pcpi_rs1 + pcpi_rs2) ^ 32'h949ce5e8 : 1'bx;
  2184. `else
  2185. assign pcpi_rd = shift_out ? (EXTRA_MUL_FFS ? rd_q : rd) >> 32 : (EXTRA_MUL_FFS ? rd_q : rd);
  2186. `endif
  2187. endmodule
  2188. /***************************************************************
  2189. * picorv32_pcpi_div
  2190. ***************************************************************/
  2191. module picorv32_pcpi_div (
  2192. input clk, resetn,
  2193. input pcpi_valid,
  2194. input [31:0] pcpi_insn,
  2195. input [31:0] pcpi_rs1,
  2196. input [31:0] pcpi_rs2,
  2197. output reg pcpi_wr,
  2198. output reg [31:0] pcpi_rd,
  2199. output reg pcpi_wait,
  2200. output reg pcpi_ready
  2201. );
  2202. reg instr_div, instr_divu, instr_rem, instr_remu;
  2203. wire instr_any_div_rem = |{instr_div, instr_divu, instr_rem, instr_remu};
  2204. reg pcpi_wait_q;
  2205. wire start = pcpi_wait && !pcpi_wait_q;
  2206. always @(posedge clk) begin
  2207. instr_div <= 0;
  2208. instr_divu <= 0;
  2209. instr_rem <= 0;
  2210. instr_remu <= 0;
  2211. if (resetn && pcpi_valid && !pcpi_ready && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001) begin
  2212. case (pcpi_insn[14:12])
  2213. 3'b100: instr_div <= 1;
  2214. 3'b101: instr_divu <= 1;
  2215. 3'b110: instr_rem <= 1;
  2216. 3'b111: instr_remu <= 1;
  2217. endcase
  2218. end
  2219. pcpi_wait <= instr_any_div_rem && resetn;
  2220. pcpi_wait_q <= pcpi_wait && resetn;
  2221. end
  2222. reg [31:0] dividend;
  2223. reg [62:0] divisor;
  2224. reg [31:0] quotient;
  2225. reg [31:0] quotient_msk;
  2226. reg running;
  2227. reg outsign;
  2228. always @(posedge clk) begin
  2229. pcpi_ready <= 0;
  2230. pcpi_wr <= 0;
  2231. pcpi_rd <= 'bx;
  2232. if (!resetn) begin
  2233. running <= 0;
  2234. end else
  2235. if (start) begin
  2236. running <= 1;
  2237. dividend <= (instr_div || instr_rem) && pcpi_rs1[31] ? -pcpi_rs1 : pcpi_rs1;
  2238. divisor <= ((instr_div || instr_rem) && pcpi_rs2[31] ? -pcpi_rs2 : pcpi_rs2) << 31;
  2239. outsign <= (instr_div && (pcpi_rs1[31] != pcpi_rs2[31]) && |pcpi_rs2) || (instr_rem && pcpi_rs1[31]);
  2240. quotient <= 0;
  2241. quotient_msk <= 1 << 31;
  2242. end else
  2243. if (!quotient_msk && running) begin
  2244. running <= 0;
  2245. pcpi_ready <= 1;
  2246. pcpi_wr <= 1;
  2247. `ifdef RISCV_FORMAL_ALTOPS
  2248. case (1)
  2249. instr_div: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h7f8529ec;
  2250. instr_divu: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h10e8fd70;
  2251. instr_rem: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h8da68fa5;
  2252. instr_remu: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h3138d0e1;
  2253. endcase
  2254. `else
  2255. if (instr_div || instr_divu)
  2256. pcpi_rd <= outsign ? -quotient : quotient;
  2257. else
  2258. pcpi_rd <= outsign ? -dividend : dividend;
  2259. `endif
  2260. end else begin
  2261. if (divisor <= dividend) begin
  2262. dividend <= dividend - divisor;
  2263. quotient <= quotient | quotient_msk;
  2264. end
  2265. divisor <= divisor >> 1;
  2266. `ifdef RISCV_FORMAL_ALTOPS
  2267. quotient_msk <= quotient_msk >> 5;
  2268. `else
  2269. quotient_msk <= quotient_msk >> 1;
  2270. `endif
  2271. end
  2272. end
  2273. endmodule
  2274. /***************************************************************
  2275. * picorv32_axi
  2276. ***************************************************************/
  2277. module picorv32_axi #(
  2278. parameter [ 0:0] ENABLE_COUNTERS = 1,
  2279. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  2280. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  2281. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  2282. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  2283. parameter [ 0:0] BARREL_SHIFTER = 0,
  2284. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  2285. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  2286. parameter [ 0:0] COMPRESSED_ISA = 0,
  2287. parameter [ 0:0] CATCH_MISALIGN = 1,
  2288. parameter [ 0:0] CATCH_ILLINSN = 1,
  2289. parameter [ 0:0] ENABLE_PCPI = 0,
  2290. parameter [ 0:0] ENABLE_MUL = 0,
  2291. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  2292. parameter [ 0:0] ENABLE_DIV = 0,
  2293. parameter [ 0:0] ENABLE_IRQ = 0,
  2294. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  2295. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  2296. parameter [ 0:0] ENABLE_TRACE = 0,
  2297. parameter [ 0:0] REGS_INIT_ZERO = 0,
  2298. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  2299. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  2300. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  2301. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  2302. parameter [31:0] STACKADDR = 32'h ffff_ffff
  2303. ) (
  2304. input clk, resetn,
  2305. output trap,
  2306. // AXI4-lite master memory interface
  2307. output mem_axi_awvalid,
  2308. input mem_axi_awready,
  2309. output [31:0] mem_axi_awaddr,
  2310. output [ 2:0] mem_axi_awprot,
  2311. output mem_axi_wvalid,
  2312. input mem_axi_wready,
  2313. output [31:0] mem_axi_wdata,
  2314. output [ 3:0] mem_axi_wstrb,
  2315. input mem_axi_bvalid,
  2316. output mem_axi_bready,
  2317. output mem_axi_arvalid,
  2318. input mem_axi_arready,
  2319. output [31:0] mem_axi_araddr,
  2320. output [ 2:0] mem_axi_arprot,
  2321. input mem_axi_rvalid,
  2322. output mem_axi_rready,
  2323. input [31:0] mem_axi_rdata,
  2324. // Pico Co-Processor Interface (PCPI)
  2325. output pcpi_valid,
  2326. output [31:0] pcpi_insn,
  2327. output [31:0] pcpi_rs1,
  2328. output [31:0] pcpi_rs2,
  2329. input pcpi_wr,
  2330. input [31:0] pcpi_rd,
  2331. input pcpi_wait,
  2332. input pcpi_ready,
  2333. // IRQ interface
  2334. input [31:0] irq,
  2335. output [31:0] eoi,
  2336. `ifdef RISCV_FORMAL
  2337. output rvfi_valid,
  2338. output [63:0] rvfi_order,
  2339. output [31:0] rvfi_insn,
  2340. output rvfi_trap,
  2341. output rvfi_halt,
  2342. output rvfi_intr,
  2343. output [ 4:0] rvfi_rs1_addr,
  2344. output [ 4:0] rvfi_rs2_addr,
  2345. output [31:0] rvfi_rs1_rdata,
  2346. output [31:0] rvfi_rs2_rdata,
  2347. output [ 4:0] rvfi_rd_addr,
  2348. output [31:0] rvfi_rd_wdata,
  2349. output [31:0] rvfi_pc_rdata,
  2350. output [31:0] rvfi_pc_wdata,
  2351. output [31:0] rvfi_mem_addr,
  2352. output [ 3:0] rvfi_mem_rmask,
  2353. output [ 3:0] rvfi_mem_wmask,
  2354. output [31:0] rvfi_mem_rdata,
  2355. output [31:0] rvfi_mem_wdata,
  2356. `endif
  2357. // Trace Interface
  2358. output trace_valid,
  2359. output [35:0] trace_data
  2360. );
  2361. wire mem_valid;
  2362. wire [31:0] mem_addr;
  2363. wire [31:0] mem_wdata;
  2364. wire [ 3:0] mem_wstrb;
  2365. wire mem_instr;
  2366. wire mem_ready;
  2367. wire [31:0] mem_rdata;
  2368. picorv32_axi_adapter axi_adapter (
  2369. .clk (clk ),
  2370. .resetn (resetn ),
  2371. .mem_axi_awvalid(mem_axi_awvalid),
  2372. .mem_axi_awready(mem_axi_awready),
  2373. .mem_axi_awaddr (mem_axi_awaddr ),
  2374. .mem_axi_awprot (mem_axi_awprot ),
  2375. .mem_axi_wvalid (mem_axi_wvalid ),
  2376. .mem_axi_wready (mem_axi_wready ),
  2377. .mem_axi_wdata (mem_axi_wdata ),
  2378. .mem_axi_wstrb (mem_axi_wstrb ),
  2379. .mem_axi_bvalid (mem_axi_bvalid ),
  2380. .mem_axi_bready (mem_axi_bready ),
  2381. .mem_axi_arvalid(mem_axi_arvalid),
  2382. .mem_axi_arready(mem_axi_arready),
  2383. .mem_axi_araddr (mem_axi_araddr ),
  2384. .mem_axi_arprot (mem_axi_arprot ),
  2385. .mem_axi_rvalid (mem_axi_rvalid ),
  2386. .mem_axi_rready (mem_axi_rready ),
  2387. .mem_axi_rdata (mem_axi_rdata ),
  2388. .mem_valid (mem_valid ),
  2389. .mem_instr (mem_instr ),
  2390. .mem_ready (mem_ready ),
  2391. .mem_addr (mem_addr ),
  2392. .mem_wdata (mem_wdata ),
  2393. .mem_wstrb (mem_wstrb ),
  2394. .mem_rdata (mem_rdata )
  2395. );
  2396. picorv32 #(
  2397. .ENABLE_COUNTERS (ENABLE_COUNTERS ),
  2398. .ENABLE_COUNTERS64 (ENABLE_COUNTERS64 ),
  2399. .ENABLE_REGS_16_31 (ENABLE_REGS_16_31 ),
  2400. .ENABLE_REGS_DUALPORT(ENABLE_REGS_DUALPORT),
  2401. .TWO_STAGE_SHIFT (TWO_STAGE_SHIFT ),
  2402. .BARREL_SHIFTER (BARREL_SHIFTER ),
  2403. .TWO_CYCLE_COMPARE (TWO_CYCLE_COMPARE ),
  2404. .TWO_CYCLE_ALU (TWO_CYCLE_ALU ),
  2405. .COMPRESSED_ISA (COMPRESSED_ISA ),
  2406. .CATCH_MISALIGN (CATCH_MISALIGN ),
  2407. .CATCH_ILLINSN (CATCH_ILLINSN ),
  2408. .ENABLE_PCPI (ENABLE_PCPI ),
  2409. .ENABLE_MUL (ENABLE_MUL ),
  2410. .ENABLE_FAST_MUL (ENABLE_FAST_MUL ),
  2411. .ENABLE_DIV (ENABLE_DIV ),
  2412. .ENABLE_IRQ (ENABLE_IRQ ),
  2413. .ENABLE_IRQ_QREGS (ENABLE_IRQ_QREGS ),
  2414. .ENABLE_IRQ_TIMER (ENABLE_IRQ_TIMER ),
  2415. .ENABLE_TRACE (ENABLE_TRACE ),
  2416. .REGS_INIT_ZERO (REGS_INIT_ZERO ),
  2417. .MASKED_IRQ (MASKED_IRQ ),
  2418. .LATCHED_IRQ (LATCHED_IRQ ),
  2419. .PROGADDR_RESET (PROGADDR_RESET ),
  2420. .PROGADDR_IRQ (PROGADDR_IRQ ),
  2421. .STACKADDR (STACKADDR )
  2422. ) picorv32_core (
  2423. .clk (clk ),
  2424. .resetn (resetn),
  2425. .trap (trap ),
  2426. .mem_valid(mem_valid),
  2427. .mem_addr (mem_addr ),
  2428. .mem_wdata(mem_wdata),
  2429. .mem_wstrb(mem_wstrb),
  2430. .mem_instr(mem_instr),
  2431. .mem_ready(mem_ready),
  2432. .mem_rdata(mem_rdata),
  2433. .pcpi_valid(pcpi_valid),
  2434. .pcpi_insn (pcpi_insn ),
  2435. .pcpi_rs1 (pcpi_rs1 ),
  2436. .pcpi_rs2 (pcpi_rs2 ),
  2437. .pcpi_wr (pcpi_wr ),
  2438. .pcpi_rd (pcpi_rd ),
  2439. .pcpi_wait (pcpi_wait ),
  2440. .pcpi_ready(pcpi_ready),
  2441. .irq(irq),
  2442. .eoi(eoi),
  2443. `ifdef RISCV_FORMAL
  2444. .rvfi_valid (rvfi_valid ),
  2445. .rvfi_order (rvfi_order ),
  2446. .rvfi_insn (rvfi_insn ),
  2447. .rvfi_trap (rvfi_trap ),
  2448. .rvfi_halt (rvfi_halt ),
  2449. .rvfi_intr (rvfi_intr ),
  2450. .rvfi_rs1_addr (rvfi_rs1_addr ),
  2451. .rvfi_rs2_addr (rvfi_rs2_addr ),
  2452. .rvfi_rs1_rdata(rvfi_rs1_rdata),
  2453. .rvfi_rs2_rdata(rvfi_rs2_rdata),
  2454. .rvfi_rd_addr (rvfi_rd_addr ),
  2455. .rvfi_rd_wdata (rvfi_rd_wdata ),
  2456. .rvfi_pc_rdata (rvfi_pc_rdata ),
  2457. .rvfi_pc_wdata (rvfi_pc_wdata ),
  2458. .rvfi_mem_addr (rvfi_mem_addr ),
  2459. .rvfi_mem_rmask(rvfi_mem_rmask),
  2460. .rvfi_mem_wmask(rvfi_mem_wmask),
  2461. .rvfi_mem_rdata(rvfi_mem_rdata),
  2462. .rvfi_mem_wdata(rvfi_mem_wdata),
  2463. `endif
  2464. .trace_valid(trace_valid),
  2465. .trace_data (trace_data)
  2466. );
  2467. endmodule
  2468. /***************************************************************
  2469. * picorv32_axi_adapter
  2470. ***************************************************************/
  2471. module picorv32_axi_adapter (
  2472. input clk, resetn,
  2473. // AXI4-lite master memory interface
  2474. output mem_axi_awvalid,
  2475. input mem_axi_awready,
  2476. output [31:0] mem_axi_awaddr,
  2477. output [ 2:0] mem_axi_awprot,
  2478. output mem_axi_wvalid,
  2479. input mem_axi_wready,
  2480. output [31:0] mem_axi_wdata,
  2481. output [ 3:0] mem_axi_wstrb,
  2482. input mem_axi_bvalid,
  2483. output mem_axi_bready,
  2484. output mem_axi_arvalid,
  2485. input mem_axi_arready,
  2486. output [31:0] mem_axi_araddr,
  2487. output [ 2:0] mem_axi_arprot,
  2488. input mem_axi_rvalid,
  2489. output mem_axi_rready,
  2490. input [31:0] mem_axi_rdata,
  2491. // Native PicoRV32 memory interface
  2492. input mem_valid,
  2493. input mem_instr,
  2494. output mem_ready,
  2495. input [31:0] mem_addr,
  2496. input [31:0] mem_wdata,
  2497. input [ 3:0] mem_wstrb,
  2498. output [31:0] mem_rdata
  2499. );
  2500. reg ack_awvalid;
  2501. reg ack_arvalid;
  2502. reg ack_wvalid;
  2503. reg xfer_done;
  2504. assign mem_axi_awvalid = mem_valid && |mem_wstrb && !ack_awvalid;
  2505. assign mem_axi_awaddr = mem_addr;
  2506. assign mem_axi_awprot = 0;
  2507. assign mem_axi_arvalid = mem_valid && !mem_wstrb && !ack_arvalid;
  2508. assign mem_axi_araddr = mem_addr;
  2509. assign mem_axi_arprot = mem_instr ? 3'b100 : 3'b000;
  2510. assign mem_axi_wvalid = mem_valid && |mem_wstrb && !ack_wvalid;
  2511. assign mem_axi_wdata = mem_wdata;
  2512. assign mem_axi_wstrb = mem_wstrb;
  2513. assign mem_ready = mem_axi_bvalid || mem_axi_rvalid;
  2514. assign mem_axi_bready = mem_valid && |mem_wstrb;
  2515. assign mem_axi_rready = mem_valid && !mem_wstrb;
  2516. assign mem_rdata = mem_axi_rdata;
  2517. always @(posedge clk) begin
  2518. if (!resetn) begin
  2519. ack_awvalid <= 0;
  2520. end else begin
  2521. xfer_done <= mem_valid && mem_ready;
  2522. if (mem_axi_awready && mem_axi_awvalid)
  2523. ack_awvalid <= 1;
  2524. if (mem_axi_arready && mem_axi_arvalid)
  2525. ack_arvalid <= 1;
  2526. if (mem_axi_wready && mem_axi_wvalid)
  2527. ack_wvalid <= 1;
  2528. if (xfer_done || !mem_valid) begin
  2529. ack_awvalid <= 0;
  2530. ack_arvalid <= 0;
  2531. ack_wvalid <= 0;
  2532. end
  2533. end
  2534. end
  2535. endmodule
  2536. /***************************************************************
  2537. * picorv32_wb
  2538. ***************************************************************/
  2539. module picorv32_wb #(
  2540. parameter [ 0:0] ENABLE_COUNTERS = 1,
  2541. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  2542. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  2543. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  2544. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  2545. parameter [ 0:0] BARREL_SHIFTER = 0,
  2546. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  2547. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  2548. parameter [ 0:0] COMPRESSED_ISA = 0,
  2549. parameter [ 0:0] CATCH_MISALIGN = 1,
  2550. parameter [ 0:0] CATCH_ILLINSN = 1,
  2551. parameter [ 0:0] ENABLE_PCPI = 0,
  2552. parameter [ 0:0] ENABLE_MUL = 0,
  2553. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  2554. parameter [ 0:0] ENABLE_DIV = 0,
  2555. parameter [ 0:0] ENABLE_IRQ = 0,
  2556. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  2557. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  2558. parameter [ 0:0] ENABLE_TRACE = 0,
  2559. parameter [ 0:0] REGS_INIT_ZERO = 0,
  2560. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  2561. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  2562. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  2563. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  2564. parameter [31:0] STACKADDR = 32'h ffff_ffff
  2565. ) (
  2566. output trap,
  2567. // Wishbone interfaces
  2568. input wb_rst_i,
  2569. input wb_clk_i,
  2570. output reg [31:0] wbm_adr_o,
  2571. output reg [31:0] wbm_dat_o,
  2572. input [31:0] wbm_dat_i,
  2573. output reg wbm_we_o,
  2574. output reg [3:0] wbm_sel_o,
  2575. output reg wbm_stb_o,
  2576. input wbm_ack_i,
  2577. output reg wbm_cyc_o,
  2578. // Pico Co-Processor Interface (PCPI)
  2579. output pcpi_valid,
  2580. output [31:0] pcpi_insn,
  2581. output [31:0] pcpi_rs1,
  2582. output [31:0] pcpi_rs2,
  2583. input pcpi_wr,
  2584. input [31:0] pcpi_rd,
  2585. input pcpi_wait,
  2586. input pcpi_ready,
  2587. // IRQ interface
  2588. input [31:0] irq,
  2589. output [31:0] eoi,
  2590. `ifdef RISCV_FORMAL
  2591. output rvfi_valid,
  2592. output [63:0] rvfi_order,
  2593. output [31:0] rvfi_insn,
  2594. output rvfi_trap,
  2595. output rvfi_halt,
  2596. output rvfi_intr,
  2597. output [ 4:0] rvfi_rs1_addr,
  2598. output [ 4:0] rvfi_rs2_addr,
  2599. output [31:0] rvfi_rs1_rdata,
  2600. output [31:0] rvfi_rs2_rdata,
  2601. output [ 4:0] rvfi_rd_addr,
  2602. output [31:0] rvfi_rd_wdata,
  2603. output [31:0] rvfi_pc_rdata,
  2604. output [31:0] rvfi_pc_wdata,
  2605. output [31:0] rvfi_mem_addr,
  2606. output [ 3:0] rvfi_mem_rmask,
  2607. output [ 3:0] rvfi_mem_wmask,
  2608. output [31:0] rvfi_mem_rdata,
  2609. output [31:0] rvfi_mem_wdata,
  2610. `endif
  2611. // Trace Interface
  2612. output trace_valid,
  2613. output [35:0] trace_data,
  2614. output mem_instr
  2615. );
  2616. wire mem_valid;
  2617. wire [31:0] mem_addr;
  2618. wire [31:0] mem_wdata;
  2619. wire [ 3:0] mem_wstrb;
  2620. reg mem_ready;
  2621. reg [31:0] mem_rdata;
  2622. wire clk;
  2623. wire resetn;
  2624. assign clk = wb_clk_i;
  2625. assign resetn = ~wb_rst_i;
  2626. picorv32 #(
  2627. .ENABLE_COUNTERS (ENABLE_COUNTERS ),
  2628. .ENABLE_COUNTERS64 (ENABLE_COUNTERS64 ),
  2629. .ENABLE_REGS_16_31 (ENABLE_REGS_16_31 ),
  2630. .ENABLE_REGS_DUALPORT(ENABLE_REGS_DUALPORT),
  2631. .TWO_STAGE_SHIFT (TWO_STAGE_SHIFT ),
  2632. .BARREL_SHIFTER (BARREL_SHIFTER ),
  2633. .TWO_CYCLE_COMPARE (TWO_CYCLE_COMPARE ),
  2634. .TWO_CYCLE_ALU (TWO_CYCLE_ALU ),
  2635. .COMPRESSED_ISA (COMPRESSED_ISA ),
  2636. .CATCH_MISALIGN (CATCH_MISALIGN ),
  2637. .CATCH_ILLINSN (CATCH_ILLINSN ),
  2638. .ENABLE_PCPI (ENABLE_PCPI ),
  2639. .ENABLE_MUL (ENABLE_MUL ),
  2640. .ENABLE_FAST_MUL (ENABLE_FAST_MUL ),
  2641. .ENABLE_DIV (ENABLE_DIV ),
  2642. .ENABLE_IRQ (ENABLE_IRQ ),
  2643. .ENABLE_IRQ_QREGS (ENABLE_IRQ_QREGS ),
  2644. .ENABLE_IRQ_TIMER (ENABLE_IRQ_TIMER ),
  2645. .ENABLE_TRACE (ENABLE_TRACE ),
  2646. .REGS_INIT_ZERO (REGS_INIT_ZERO ),
  2647. .MASKED_IRQ (MASKED_IRQ ),
  2648. .LATCHED_IRQ (LATCHED_IRQ ),
  2649. .PROGADDR_RESET (PROGADDR_RESET ),
  2650. .PROGADDR_IRQ (PROGADDR_IRQ ),
  2651. .STACKADDR (STACKADDR )
  2652. ) picorv32_core (
  2653. .clk (clk ),
  2654. .resetn (resetn),
  2655. .trap (trap ),
  2656. .mem_valid(mem_valid),
  2657. .mem_addr (mem_addr ),
  2658. .mem_wdata(mem_wdata),
  2659. .mem_wstrb(mem_wstrb),
  2660. .mem_instr(mem_instr),
  2661. .mem_ready(mem_ready),
  2662. .mem_rdata(mem_rdata),
  2663. .pcpi_valid(pcpi_valid),
  2664. .pcpi_insn (pcpi_insn ),
  2665. .pcpi_rs1 (pcpi_rs1 ),
  2666. .pcpi_rs2 (pcpi_rs2 ),
  2667. .pcpi_wr (pcpi_wr ),
  2668. .pcpi_rd (pcpi_rd ),
  2669. .pcpi_wait (pcpi_wait ),
  2670. .pcpi_ready(pcpi_ready),
  2671. .irq(irq),
  2672. .eoi(eoi),
  2673. `ifdef RISCV_FORMAL
  2674. .rvfi_valid (rvfi_valid ),
  2675. .rvfi_order (rvfi_order ),
  2676. .rvfi_insn (rvfi_insn ),
  2677. .rvfi_trap (rvfi_trap ),
  2678. .rvfi_halt (rvfi_halt ),
  2679. .rvfi_intr (rvfi_intr ),
  2680. .rvfi_rs1_addr (rvfi_rs1_addr ),
  2681. .rvfi_rs2_addr (rvfi_rs2_addr ),
  2682. .rvfi_rs1_rdata(rvfi_rs1_rdata),
  2683. .rvfi_rs2_rdata(rvfi_rs2_rdata),
  2684. .rvfi_rd_addr (rvfi_rd_addr ),
  2685. .rvfi_rd_wdata (rvfi_rd_wdata ),
  2686. .rvfi_pc_rdata (rvfi_pc_rdata ),
  2687. .rvfi_pc_wdata (rvfi_pc_wdata ),
  2688. .rvfi_mem_addr (rvfi_mem_addr ),
  2689. .rvfi_mem_rmask(rvfi_mem_rmask),
  2690. .rvfi_mem_wmask(rvfi_mem_wmask),
  2691. .rvfi_mem_rdata(rvfi_mem_rdata),
  2692. .rvfi_mem_wdata(rvfi_mem_wdata),
  2693. `endif
  2694. .trace_valid(trace_valid),
  2695. .trace_data (trace_data)
  2696. );
  2697. localparam IDLE = 2'b00;
  2698. localparam WBSTART = 2'b01;
  2699. localparam WBEND = 2'b10;
  2700. reg [1:0] state;
  2701. wire we;
  2702. assign we = (mem_wstrb[0] | mem_wstrb[1] | mem_wstrb[2] | mem_wstrb[3]);
  2703. always @(posedge wb_clk_i) begin
  2704. if (wb_rst_i) begin
  2705. wbm_adr_o <= 0;
  2706. wbm_dat_o <= 0;
  2707. wbm_we_o <= 0;
  2708. wbm_sel_o <= 0;
  2709. wbm_stb_o <= 0;
  2710. wbm_cyc_o <= 0;
  2711. state <= IDLE;
  2712. end else begin
  2713. case (state)
  2714. IDLE: begin
  2715. if (mem_valid) begin
  2716. wbm_adr_o <= mem_addr;
  2717. wbm_dat_o <= mem_wdata;
  2718. wbm_we_o <= we;
  2719. wbm_sel_o <= mem_wstrb;
  2720. wbm_stb_o <= 1'b1;
  2721. wbm_cyc_o <= 1'b1;
  2722. state <= WBSTART;
  2723. end else begin
  2724. mem_ready <= 1'b0;
  2725. wbm_stb_o <= 1'b0;
  2726. wbm_cyc_o <= 1'b0;
  2727. wbm_we_o <= 1'b0;
  2728. end
  2729. end
  2730. WBSTART:begin
  2731. if (wbm_ack_i) begin
  2732. mem_rdata <= wbm_dat_i;
  2733. mem_ready <= 1'b1;
  2734. state <= WBEND;
  2735. wbm_stb_o <= 1'b0;
  2736. wbm_cyc_o <= 1'b0;
  2737. wbm_we_o <= 1'b0;
  2738. end
  2739. end
  2740. WBEND: begin
  2741. mem_ready <= 1'b0;
  2742. state <= IDLE;
  2743. end
  2744. default:
  2745. state <= IDLE;
  2746. endcase
  2747. end
  2748. end
  2749. endmodule