| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173 | // megafunction wizard: %FIFO%// GENERATION: STANDARD// VERSION: WM1.0// MODULE: scfifo // ============================================================// File Name: fifo.v// Megafunction Name(s):// 			scfifo//// Simulation Library Files(s):// 			altera_mf// ============================================================// ************************************************************// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!//// 20.1.1 Build 720 11/11/2020 SJ Lite Edition// ************************************************************//Copyright (C) 2020  Intel Corporation. All rights reserved.//Your use of Intel Corporation's design tools, logic functions //and other software and tools, and any partner logic //functions, and any output files from any of the foregoing //(including device programming or simulation files), and any //associated documentation or information are expressly subject //to the terms and conditions of the Intel Program License //Subscription Agreement, the Intel Quartus Prime License Agreement,//the Intel FPGA IP License Agreement, or other applicable license//agreement, including, without limitation, that your use is for//the sole purpose of programming logic devices manufactured by//Intel and sold by Intel or its authorized distributors.  Please//refer to the applicable agreement for further details, at//https://fpgasoftware.intel.com/eula.// synopsys translate_off`timescale 1 ps / 1 ps// synopsys translate_onmodule fifo (	aclr,	clock,	data,	rdreq,	sclr,	wrreq,	empty,	full,	q,	usedw);	input	  aclr;	input	  clock;	input	[7:0]  data;	input	  rdreq;	input	  sclr;	input	  wrreq;	output	  empty;	output	  full;	output	[7:0]  q;	output	[8:0]  usedw;	wire  sub_wire0;	wire  sub_wire1;	wire [7:0] sub_wire2;	wire [8:0] sub_wire3;	wire  empty = sub_wire0;	wire  full = sub_wire1;	wire [7:0] q = sub_wire2[7:0];	wire [8:0] usedw = sub_wire3[8:0];	scfifo	scfifo_component (				.aclr (aclr),				.clock (clock),				.data (data),				.rdreq (rdreq),				.sclr (sclr),				.wrreq (wrreq),				.empty (sub_wire0),				.full (sub_wire1),				.q (sub_wire2),				.usedw (sub_wire3),				.almost_empty (),				.almost_full (),				.eccstatus ());	defparam		scfifo_component.add_ram_output_register = "OFF",		scfifo_component.intended_device_family = "Cyclone IV E",		scfifo_component.lpm_numwords = 512,		scfifo_component.lpm_showahead = "ON",		scfifo_component.lpm_type = "scfifo",		scfifo_component.lpm_width = 8,		scfifo_component.lpm_widthu = 9,		scfifo_component.overflow_checking = "ON",		scfifo_component.underflow_checking = "ON",		scfifo_component.use_eab = "ON";endmodule// ============================================================// CNX file retrieval info// ============================================================// Retrieval info: PRIVATE: AlmostEmpty NUMERIC "0"// Retrieval info: PRIVATE: AlmostEmptyThr NUMERIC "-1"// Retrieval info: PRIVATE: AlmostFull NUMERIC "0"// Retrieval info: PRIVATE: AlmostFullThr NUMERIC "-1"// Retrieval info: PRIVATE: CLOCKS_ARE_SYNCHRONIZED NUMERIC "0"// Retrieval info: PRIVATE: Clock NUMERIC "0"// Retrieval info: PRIVATE: Depth NUMERIC "512"// Retrieval info: PRIVATE: Empty NUMERIC "1"// Retrieval info: PRIVATE: Full NUMERIC "1"// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"// Retrieval info: PRIVATE: LE_BasedFIFO NUMERIC "0"// Retrieval info: PRIVATE: LegacyRREQ NUMERIC "0"// Retrieval info: PRIVATE: MAX_DEPTH_BY_9 NUMERIC "0"// Retrieval info: PRIVATE: OVERFLOW_CHECKING NUMERIC "0"// Retrieval info: PRIVATE: Optimize NUMERIC "2"// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"// Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"// Retrieval info: PRIVATE: UNDERFLOW_CHECKING NUMERIC "0"// Retrieval info: PRIVATE: UsedW NUMERIC "1"// Retrieval info: PRIVATE: Width NUMERIC "8"// Retrieval info: PRIVATE: dc_aclr NUMERIC "1"// Retrieval info: PRIVATE: diff_widths NUMERIC "0"// Retrieval info: PRIVATE: msb_usedw NUMERIC "0"// Retrieval info: PRIVATE: output_width NUMERIC "8"// Retrieval info: PRIVATE: rsEmpty NUMERIC "1"// Retrieval info: PRIVATE: rsFull NUMERIC "0"// Retrieval info: PRIVATE: rsUsedW NUMERIC "1"// Retrieval info: PRIVATE: sc_aclr NUMERIC "1"// Retrieval info: PRIVATE: sc_sclr NUMERIC "1"// Retrieval info: PRIVATE: wsEmpty NUMERIC "0"// Retrieval info: PRIVATE: wsFull NUMERIC "1"// Retrieval info: PRIVATE: wsUsedW NUMERIC "1"// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all// Retrieval info: CONSTANT: ADD_RAM_OUTPUT_REGISTER STRING "OFF"// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"// Retrieval info: CONSTANT: LPM_NUMWORDS NUMERIC "512"// Retrieval info: CONSTANT: LPM_SHOWAHEAD STRING "ON"// Retrieval info: CONSTANT: LPM_TYPE STRING "scfifo"// Retrieval info: CONSTANT: LPM_WIDTH NUMERIC "8"// Retrieval info: CONSTANT: LPM_WIDTHU NUMERIC "9"// Retrieval info: CONSTANT: OVERFLOW_CHECKING STRING "ON"// Retrieval info: CONSTANT: UNDERFLOW_CHECKING STRING "ON"// Retrieval info: CONSTANT: USE_EAB STRING "ON"// Retrieval info: USED_PORT: aclr 0 0 0 0 INPUT NODEFVAL "aclr"// Retrieval info: USED_PORT: clock 0 0 0 0 INPUT NODEFVAL "clock"// Retrieval info: USED_PORT: data 0 0 8 0 INPUT NODEFVAL "data[7..0]"// Retrieval info: USED_PORT: empty 0 0 0 0 OUTPUT NODEFVAL "empty"// Retrieval info: USED_PORT: full 0 0 0 0 OUTPUT NODEFVAL "full"// Retrieval info: USED_PORT: q 0 0 8 0 OUTPUT NODEFVAL "q[7..0]"// Retrieval info: USED_PORT: rdreq 0 0 0 0 INPUT NODEFVAL "rdreq"// Retrieval info: USED_PORT: sclr 0 0 0 0 INPUT NODEFVAL "sclr"// Retrieval info: USED_PORT: usedw 0 0 9 0 OUTPUT NODEFVAL "usedw[8..0]"// Retrieval info: USED_PORT: wrreq 0 0 0 0 INPUT NODEFVAL "wrreq"// Retrieval info: CONNECT: @aclr 0 0 0 0 aclr 0 0 0 0// Retrieval info: CONNECT: @clock 0 0 0 0 clock 0 0 0 0// Retrieval info: CONNECT: @data 0 0 8 0 data 0 0 8 0// Retrieval info: CONNECT: @rdreq 0 0 0 0 rdreq 0 0 0 0// Retrieval info: CONNECT: @sclr 0 0 0 0 sclr 0 0 0 0// Retrieval info: CONNECT: @wrreq 0 0 0 0 wrreq 0 0 0 0// Retrieval info: CONNECT: empty 0 0 0 0 @empty 0 0 0 0// Retrieval info: CONNECT: full 0 0 0 0 @full 0 0 0 0// Retrieval info: CONNECT: q 0 0 8 0 @q 0 0 8 0// Retrieval info: CONNECT: usedw 0 0 9 0 @usedw 0 0 9 0// Retrieval info: GEN_FILE: TYPE_NORMAL fifo.v TRUE// Retrieval info: GEN_FILE: TYPE_NORMAL fifo.inc FALSE// Retrieval info: GEN_FILE: TYPE_NORMAL fifo.cmp FALSE// Retrieval info: GEN_FILE: TYPE_NORMAL fifo.bsf FALSE// Retrieval info: GEN_FILE: TYPE_NORMAL fifo_inst.v TRUE// Retrieval info: GEN_FILE: TYPE_NORMAL fifo_bb.v TRUE// Retrieval info: LIB_FILE: altera_mf
 |