picorv32.v 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085
  1. /*
  2. * PicoRV32 -- A Small RISC-V (RV32I) Processor Core
  3. *
  4. * Copyright (C) 2015 Clifford Wolf <clifford@clifford.at>
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. * Changes by hpa 2021:
  19. * - maskirq instruction takes a mask in rs2.
  20. * - retirq opcode changed to mret; no functional change.
  21. * - qregs replaced with a full register bank switch. In general,
  22. * non-power-of-two register files don't save anything, especially in
  23. * FPGAs.
  24. * - getq and setq replaced with new instructions addqxi and addxqi
  25. * for cross-bank register accesses if needed,
  26. * e.g. for stack setup (addqxi sp,sp,frame_size).
  27. * - PROGADDR_RESET and PROGADDR_IRQ changed to ports (allows external
  28. * implementation of vectorized interrupts or fallback reset.)
  29. * - maskirq, waitirq and timer require func3 == 3'b000.
  30. * - add two masks to waitirq: an AND mask and an OR mask.
  31. * waitirq exists if either all interrupts in the AND
  32. * mask are pending or any interrupt in the OR mask is pending.
  33. */
  34. /* verilator lint_off WIDTH */
  35. /* verilator lint_off PINMISSING */
  36. /* verilator lint_off CASEOVERLAP */
  37. /* verilator lint_off CASEINCOMPLETE */
  38. `timescale 1 ns / 1 ps
  39. // `default_nettype none
  40. // `define DEBUGNETS
  41. // `define DEBUGREGS
  42. // `define DEBUGASM
  43. // `define DEBUG
  44. `ifdef DEBUG
  45. `define debug(debug_command) debug_command
  46. `else
  47. `define debug(debug_command)
  48. `endif
  49. `ifdef FORMAL
  50. `define FORMAL_KEEP (* keep *)
  51. `define assert(assert_expr) assert(assert_expr)
  52. `else
  53. `ifdef DEBUGNETS
  54. `define FORMAL_KEEP (* keep *)
  55. `else
  56. `define FORMAL_KEEP
  57. `endif
  58. `define assert(assert_expr) empty_statement
  59. `endif
  60. // uncomment this for register file in extra module
  61. // `define PICORV32_REGS picorv32_regs
  62. // this macro can be used to check if the verilog files in your
  63. // design are read in the correct order.
  64. `define PICORV32_V
  65. /***************************************************************
  66. * picorv32
  67. ***************************************************************/
  68. module picorv32 #(
  69. parameter [ 0:0] ENABLE_COUNTERS = 1,
  70. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  71. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  72. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  73. parameter [ 0:0] LATCHED_MEM_RDATA = 0,
  74. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  75. parameter [ 0:0] BARREL_SHIFTER = 0,
  76. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  77. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  78. parameter [ 0:0] COMPRESSED_ISA = 0,
  79. parameter [ 0:0] CATCH_MISALIGN = 1,
  80. parameter [ 0:0] CATCH_ILLINSN = 1,
  81. parameter [ 0:0] ENABLE_PCPI = 0,
  82. parameter [ 0:0] ENABLE_MUL = 0,
  83. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  84. parameter [ 0:0] ENABLE_DIV = 0,
  85. parameter [ 0:0] ENABLE_IRQ = 0,
  86. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  87. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  88. parameter [ 0:0] ENABLE_TRACE = 0,
  89. parameter [ 0:0] REGS_INIT_ZERO = 0,
  90. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  91. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  92. parameter [31:0] STACKADDR = 32'h ffff_ffff,
  93. parameter [ 4:0] RA_IRQ_REG = ENABLE_IRQ_QREGS ? 26 : 3,
  94. parameter [ 4:0] MASK_IRQ_REG = ENABLE_IRQ_QREGS ? 27 : 4
  95. ) (
  96. input clk, resetn,
  97. output reg trap,
  98. input [31:0] progaddr_reset,
  99. input [31:0] progaddr_irq,
  100. output reg mem_valid,
  101. output reg mem_instr,
  102. input mem_ready,
  103. output reg [31:0] mem_addr,
  104. output reg [31:0] mem_wdata,
  105. output reg [ 3:0] mem_wstrb,
  106. input [31:0] mem_rdata,
  107. // Look-Ahead Interface
  108. output mem_la_read,
  109. output mem_la_write,
  110. output [31:0] mem_la_addr,
  111. output reg [31:0] mem_la_wdata,
  112. output reg [ 3:0] mem_la_wstrb,
  113. // Pico Co-Processor Interface (PCPI)
  114. output reg pcpi_valid,
  115. output reg [31:0] pcpi_insn,
  116. output [31:0] pcpi_rs1,
  117. output [31:0] pcpi_rs2,
  118. input pcpi_wr,
  119. input [31:0] pcpi_rd,
  120. input pcpi_wait,
  121. input pcpi_ready,
  122. // IRQ Interface
  123. input [31:0] irq,
  124. output reg [31:0] eoi,
  125. `ifdef RISCV_FORMAL
  126. output reg rvfi_valid,
  127. output reg [63:0] rvfi_order,
  128. output reg [31:0] rvfi_insn,
  129. output reg rvfi_trap,
  130. output reg rvfi_halt,
  131. output reg rvfi_intr,
  132. output reg [ 1:0] rvfi_mode,
  133. output reg [ 1:0] rvfi_ixl,
  134. output reg [ 4:0] rvfi_rs1_addr,
  135. output reg [ 4:0] rvfi_rs2_addr,
  136. output reg [31:0] rvfi_rs1_rdata,
  137. output reg [31:0] rvfi_rs2_rdata,
  138. output reg [ 4:0] rvfi_rd_addr,
  139. output reg [31:0] rvfi_rd_wdata,
  140. output reg [31:0] rvfi_pc_rdata,
  141. output reg [31:0] rvfi_pc_wdata,
  142. output reg [31:0] rvfi_mem_addr,
  143. output reg [ 3:0] rvfi_mem_rmask,
  144. output reg [ 3:0] rvfi_mem_wmask,
  145. output reg [31:0] rvfi_mem_rdata,
  146. output reg [31:0] rvfi_mem_wdata,
  147. output reg [63:0] rvfi_csr_mcycle_rmask,
  148. output reg [63:0] rvfi_csr_mcycle_wmask,
  149. output reg [63:0] rvfi_csr_mcycle_rdata,
  150. output reg [63:0] rvfi_csr_mcycle_wdata,
  151. output reg [63:0] rvfi_csr_minstret_rmask,
  152. output reg [63:0] rvfi_csr_minstret_wmask,
  153. output reg [63:0] rvfi_csr_minstret_rdata,
  154. output reg [63:0] rvfi_csr_minstret_wdata,
  155. `endif
  156. // Trace Interface
  157. output reg trace_valid,
  158. output reg [35:0] trace_data
  159. );
  160. localparam integer irq_timer = 0;
  161. localparam integer irq_ebreak = 1;
  162. localparam integer irq_buserror = 2;
  163. localparam integer xreg_count = ENABLE_REGS_16_31 ? 32 : 16;
  164. localparam integer qreg_count = (ENABLE_IRQ && ENABLE_IRQ_QREGS) ? xreg_count : 0;
  165. localparam integer qreg_offset = qreg_count; // 0 for no qregs
  166. localparam integer regfile_size = xreg_count + qreg_count;
  167. localparam integer regindex_bits = $clog2(regfile_size);
  168. localparam WITH_PCPI = ENABLE_PCPI || ENABLE_MUL || ENABLE_FAST_MUL || ENABLE_DIV;
  169. localparam [35:0] TRACE_BRANCH = {4'b 0001, 32'b 0};
  170. localparam [35:0] TRACE_ADDR = {4'b 0010, 32'b 0};
  171. localparam [35:0] TRACE_IRQ = {4'b 1000, 32'b 0};
  172. reg [63:0] count_cycle, count_instr;
  173. reg [31:0] reg_pc, reg_next_pc, reg_op1, reg_op2, reg_out;
  174. reg [4:0] reg_sh;
  175. reg [31:0] next_insn_opcode;
  176. reg [31:0] dbg_insn_opcode;
  177. reg [31:0] dbg_insn_addr;
  178. wire dbg_mem_valid = mem_valid;
  179. wire dbg_mem_instr = mem_instr;
  180. wire dbg_mem_ready = mem_ready;
  181. wire [31:0] dbg_mem_addr = mem_addr;
  182. wire [31:0] dbg_mem_wdata = mem_wdata;
  183. wire [ 3:0] dbg_mem_wstrb = mem_wstrb;
  184. wire [31:0] dbg_mem_rdata = mem_rdata;
  185. assign pcpi_rs1 = reg_op1;
  186. assign pcpi_rs2 = reg_op2;
  187. wire [31:0] next_pc;
  188. reg irq_delay;
  189. reg irq_active;
  190. reg [31:0] irq_mask;
  191. reg [31:0] irq_pending;
  192. reg [31:0] timer;
  193. `ifndef PICORV32_REGS
  194. reg [31:0] cpuregs [0:regfile_size-1];
  195. integer i;
  196. initial begin
  197. if (REGS_INIT_ZERO) begin
  198. for (i = 0; i < regfile_size; i = i+1)
  199. cpuregs[i] = 0;
  200. end
  201. end
  202. `endif
  203. task empty_statement;
  204. // This task is used by the `assert directive in non-formal mode to
  205. // avoid empty statement (which are unsupported by plain Verilog syntax).
  206. begin end
  207. endtask
  208. `ifdef DEBUGREGS
  209. `define dr_reg(x) cpuregs[x | (irq_active ? qreg_offset : 0)]
  210. wire [31:0] dbg_reg_x0 = 0;
  211. wire [31:0] dbg_reg_x1 = `dr_reg(1);
  212. wire [31:0] dbg_reg_x2 = `dr_reg(2);
  213. wire [31:0] dbg_reg_x3 = `dr_reg(3);
  214. wire [31:0] dbg_reg_x4 = `dr_reg(4);
  215. wire [31:0] dbg_reg_x5 = `dr_reg(5);
  216. wire [31:0] dbg_reg_x6 = `dr_reg(6);
  217. wire [31:0] dbg_reg_x7 = `dr_reg(7);
  218. wire [31:0] dbg_reg_x8 = `dr_reg(8);
  219. wire [31:0] dbg_reg_x9 = `dr_reg(9);
  220. wire [31:0] dbg_reg_x10 = `dr_reg(10);
  221. wire [31:0] dbg_reg_x11 = `dr_reg(11);
  222. wire [31:0] dbg_reg_x12 = `dr_reg(12);
  223. wire [31:0] dbg_reg_x13 = `dr_reg(13);
  224. wire [31:0] dbg_reg_x14 = `dr_reg(14);
  225. wire [31:0] dbg_reg_x15 = `dr_reg(15);
  226. wire [31:0] dbg_reg_x16 = `dr_reg(16);
  227. wire [31:0] dbg_reg_x17 = `dr_reg(17);
  228. wire [31:0] dbg_reg_x18 = `dr_reg(18);
  229. wire [31:0] dbg_reg_x19 = `dr_reg(19);
  230. wire [31:0] dbg_reg_x20 = `dr_reg(20);
  231. wire [31:0] dbg_reg_x21 = `dr_reg(21);
  232. wire [31:0] dbg_reg_x22 = `dr_reg(22);
  233. wire [31:0] dbg_reg_x23 = `dr_reg(23);
  234. wire [31:0] dbg_reg_x24 = `dr_reg(24);
  235. wire [31:0] dbg_reg_x25 = `dr_reg(25);
  236. wire [31:0] dbg_reg_x26 = `dr_reg(26);
  237. wire [31:0] dbg_reg_x27 = `dr_reg(27);
  238. wire [31:0] dbg_reg_x28 = `dr_reg(28);
  239. wire [31:0] dbg_reg_x29 = `dr_reg(29);
  240. wire [31:0] dbg_reg_x30 = `dr_reg(30);
  241. wire [31:0] dbg_reg_x31 = `dr_reg(31);
  242. `endif
  243. // Internal PCPI Cores
  244. wire pcpi_mul_wr;
  245. wire [31:0] pcpi_mul_rd;
  246. wire pcpi_mul_wait;
  247. wire pcpi_mul_ready;
  248. wire pcpi_div_wr;
  249. wire [31:0] pcpi_div_rd;
  250. wire pcpi_div_wait;
  251. wire pcpi_div_ready;
  252. reg pcpi_int_wr;
  253. reg [31:0] pcpi_int_rd;
  254. reg pcpi_int_wait;
  255. reg pcpi_int_ready;
  256. generate if (ENABLE_FAST_MUL) begin
  257. picorv32_pcpi_fast_mul pcpi_mul (
  258. .clk (clk ),
  259. .resetn (resetn ),
  260. .pcpi_valid(pcpi_valid ),
  261. .pcpi_insn (pcpi_insn ),
  262. .pcpi_rs1 (pcpi_rs1 ),
  263. .pcpi_rs2 (pcpi_rs2 ),
  264. .pcpi_wr (pcpi_mul_wr ),
  265. .pcpi_rd (pcpi_mul_rd ),
  266. .pcpi_wait (pcpi_mul_wait ),
  267. .pcpi_ready(pcpi_mul_ready )
  268. );
  269. end else if (ENABLE_MUL) begin
  270. picorv32_pcpi_mul pcpi_mul (
  271. .clk (clk ),
  272. .resetn (resetn ),
  273. .pcpi_valid(pcpi_valid ),
  274. .pcpi_insn (pcpi_insn ),
  275. .pcpi_rs1 (pcpi_rs1 ),
  276. .pcpi_rs2 (pcpi_rs2 ),
  277. .pcpi_wr (pcpi_mul_wr ),
  278. .pcpi_rd (pcpi_mul_rd ),
  279. .pcpi_wait (pcpi_mul_wait ),
  280. .pcpi_ready(pcpi_mul_ready )
  281. );
  282. end else begin
  283. assign pcpi_mul_wr = 0;
  284. assign pcpi_mul_rd = 32'bx;
  285. assign pcpi_mul_wait = 0;
  286. assign pcpi_mul_ready = 0;
  287. end endgenerate
  288. generate if (ENABLE_DIV) begin
  289. picorv32_pcpi_div pcpi_div (
  290. .clk (clk ),
  291. .resetn (resetn ),
  292. .pcpi_valid(pcpi_valid ),
  293. .pcpi_insn (pcpi_insn ),
  294. .pcpi_rs1 (pcpi_rs1 ),
  295. .pcpi_rs2 (pcpi_rs2 ),
  296. .pcpi_wr (pcpi_div_wr ),
  297. .pcpi_rd (pcpi_div_rd ),
  298. .pcpi_wait (pcpi_div_wait ),
  299. .pcpi_ready(pcpi_div_ready )
  300. );
  301. end else begin
  302. assign pcpi_div_wr = 0;
  303. assign pcpi_div_rd = 32'bx;
  304. assign pcpi_div_wait = 0;
  305. assign pcpi_div_ready = 0;
  306. end endgenerate
  307. always @* begin
  308. pcpi_int_wr = 0;
  309. pcpi_int_rd = 32'bx;
  310. pcpi_int_wait = |{ENABLE_PCPI && pcpi_wait, (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_wait, ENABLE_DIV && pcpi_div_wait};
  311. pcpi_int_ready = |{ENABLE_PCPI && pcpi_ready, (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_ready, ENABLE_DIV && pcpi_div_ready};
  312. (* parallel_case *)
  313. case (1'b1)
  314. ENABLE_PCPI && pcpi_ready: begin
  315. pcpi_int_wr = ENABLE_PCPI ? pcpi_wr : 0;
  316. pcpi_int_rd = ENABLE_PCPI ? pcpi_rd : 0;
  317. end
  318. (ENABLE_MUL || ENABLE_FAST_MUL) && pcpi_mul_ready: begin
  319. pcpi_int_wr = pcpi_mul_wr;
  320. pcpi_int_rd = pcpi_mul_rd;
  321. end
  322. ENABLE_DIV && pcpi_div_ready: begin
  323. pcpi_int_wr = pcpi_div_wr;
  324. pcpi_int_rd = pcpi_div_rd;
  325. end
  326. endcase
  327. end
  328. // Memory Interface
  329. reg [1:0] mem_state;
  330. reg [1:0] mem_wordsize;
  331. reg [31:0] mem_rdata_word;
  332. reg [31:0] mem_rdata_q;
  333. reg mem_do_prefetch;
  334. reg mem_do_rinst;
  335. reg mem_do_rdata;
  336. reg mem_do_wdata;
  337. wire mem_xfer;
  338. reg mem_la_secondword, mem_la_firstword_reg, last_mem_valid;
  339. wire mem_la_firstword = COMPRESSED_ISA && (mem_do_prefetch || mem_do_rinst) && next_pc[1] && !mem_la_secondword;
  340. wire mem_la_firstword_xfer = COMPRESSED_ISA && mem_xfer && (!last_mem_valid ? mem_la_firstword : mem_la_firstword_reg);
  341. reg prefetched_high_word;
  342. reg clear_prefetched_high_word;
  343. reg [15:0] mem_16bit_buffer;
  344. wire [31:0] mem_rdata_latched_noshuffle;
  345. wire [31:0] mem_rdata_latched;
  346. wire mem_la_use_prefetched_high_word = COMPRESSED_ISA && mem_la_firstword && prefetched_high_word && !clear_prefetched_high_word;
  347. assign mem_xfer = (mem_valid && mem_ready) || (mem_la_use_prefetched_high_word && mem_do_rinst);
  348. wire mem_busy = |{mem_do_prefetch, mem_do_rinst, mem_do_rdata, mem_do_wdata};
  349. wire mem_done = resetn && ((mem_xfer && |mem_state && (mem_do_rinst || mem_do_rdata || mem_do_wdata)) || (&mem_state && mem_do_rinst)) &&
  350. (!mem_la_firstword || (~&mem_rdata_latched[1:0] && mem_xfer));
  351. assign mem_la_write = resetn && !mem_state && mem_do_wdata;
  352. assign mem_la_read = resetn && ((!mem_la_use_prefetched_high_word && !mem_state && (mem_do_rinst || mem_do_prefetch || mem_do_rdata)) ||
  353. (COMPRESSED_ISA && mem_xfer && (!last_mem_valid ? mem_la_firstword : mem_la_firstword_reg) && !mem_la_secondword && &mem_rdata_latched[1:0]));
  354. assign mem_la_addr = (mem_do_prefetch || mem_do_rinst) ? {next_pc[31:2] + mem_la_firstword_xfer, 2'b00} : {reg_op1[31:2], 2'b00};
  355. assign mem_rdata_latched_noshuffle = (mem_xfer || LATCHED_MEM_RDATA) ? mem_rdata : mem_rdata_q;
  356. assign mem_rdata_latched = COMPRESSED_ISA && mem_la_use_prefetched_high_word ? {16'bx, mem_16bit_buffer} :
  357. COMPRESSED_ISA && mem_la_secondword ? {mem_rdata_latched_noshuffle[15:0], mem_16bit_buffer} :
  358. COMPRESSED_ISA && mem_la_firstword ? {16'bx, mem_rdata_latched_noshuffle[31:16]} : mem_rdata_latched_noshuffle;
  359. always @(posedge clk) begin
  360. if (!resetn) begin
  361. mem_la_firstword_reg <= 0;
  362. last_mem_valid <= 0;
  363. end else begin
  364. if (!last_mem_valid)
  365. mem_la_firstword_reg <= mem_la_firstword;
  366. last_mem_valid <= mem_valid && !mem_ready;
  367. end
  368. end
  369. always @* begin
  370. (* full_case *)
  371. case (mem_wordsize)
  372. 0: begin
  373. mem_la_wdata = reg_op2;
  374. mem_la_wstrb = 4'b1111;
  375. mem_rdata_word = mem_rdata;
  376. end
  377. 1: begin
  378. mem_la_wdata = {2{reg_op2[15:0]}};
  379. mem_la_wstrb = reg_op1[1] ? 4'b1100 : 4'b0011;
  380. case (reg_op1[1])
  381. 1'b0: mem_rdata_word = {16'b0, mem_rdata[15: 0]};
  382. 1'b1: mem_rdata_word = {16'b0, mem_rdata[31:16]};
  383. endcase
  384. end
  385. 2: begin
  386. mem_la_wdata = {4{reg_op2[7:0]}};
  387. mem_la_wstrb = 4'b0001 << reg_op1[1:0];
  388. case (reg_op1[1:0])
  389. 2'b00: mem_rdata_word = {24'b0, mem_rdata[ 7: 0]};
  390. 2'b01: mem_rdata_word = {24'b0, mem_rdata[15: 8]};
  391. 2'b10: mem_rdata_word = {24'b0, mem_rdata[23:16]};
  392. 2'b11: mem_rdata_word = {24'b0, mem_rdata[31:24]};
  393. endcase
  394. end
  395. endcase
  396. end
  397. always @(posedge clk) begin
  398. if (mem_xfer) begin
  399. mem_rdata_q <= COMPRESSED_ISA ? mem_rdata_latched : mem_rdata;
  400. next_insn_opcode <= COMPRESSED_ISA ? mem_rdata_latched : mem_rdata;
  401. end
  402. if (COMPRESSED_ISA && mem_done && (mem_do_prefetch || mem_do_rinst)) begin
  403. case (mem_rdata_latched[1:0])
  404. 2'b00: begin // Quadrant 0
  405. case (mem_rdata_latched[15:13])
  406. 3'b000: begin // C.ADDI4SPN
  407. mem_rdata_q[14:12] <= 3'b000;
  408. mem_rdata_q[31:20] <= {2'b0, mem_rdata_latched[10:7], mem_rdata_latched[12:11], mem_rdata_latched[5], mem_rdata_latched[6], 2'b00};
  409. end
  410. 3'b010: begin // C.LW
  411. mem_rdata_q[31:20] <= {5'b0, mem_rdata_latched[5], mem_rdata_latched[12:10], mem_rdata_latched[6], 2'b00};
  412. mem_rdata_q[14:12] <= 3'b 010;
  413. end
  414. 3'b 110: begin // C.SW
  415. {mem_rdata_q[31:25], mem_rdata_q[11:7]} <= {5'b0, mem_rdata_latched[5], mem_rdata_latched[12:10], mem_rdata_latched[6], 2'b00};
  416. mem_rdata_q[14:12] <= 3'b 010;
  417. end
  418. endcase
  419. end
  420. 2'b01: begin // Quadrant 1
  421. case (mem_rdata_latched[15:13])
  422. 3'b 000: begin // C.ADDI
  423. mem_rdata_q[14:12] <= 3'b000;
  424. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  425. end
  426. 3'b 010: begin // C.LI
  427. mem_rdata_q[14:12] <= 3'b000;
  428. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  429. end
  430. 3'b 011: begin
  431. if (mem_rdata_latched[11:7] == 2) begin // C.ADDI16SP
  432. mem_rdata_q[14:12] <= 3'b000;
  433. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[4:3],
  434. mem_rdata_latched[5], mem_rdata_latched[2], mem_rdata_latched[6], 4'b 0000});
  435. end else begin // C.LUI
  436. mem_rdata_q[31:12] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  437. end
  438. end
  439. 3'b100: begin
  440. if (mem_rdata_latched[11:10] == 2'b00) begin // C.SRLI
  441. mem_rdata_q[31:25] <= 7'b0000000;
  442. mem_rdata_q[14:12] <= 3'b 101;
  443. end
  444. if (mem_rdata_latched[11:10] == 2'b01) begin // C.SRAI
  445. mem_rdata_q[31:25] <= 7'b0100000;
  446. mem_rdata_q[14:12] <= 3'b 101;
  447. end
  448. if (mem_rdata_latched[11:10] == 2'b10) begin // C.ANDI
  449. mem_rdata_q[14:12] <= 3'b111;
  450. mem_rdata_q[31:20] <= $signed({mem_rdata_latched[12], mem_rdata_latched[6:2]});
  451. end
  452. if (mem_rdata_latched[12:10] == 3'b011) begin // C.SUB, C.XOR, C.OR, C.AND
  453. if (mem_rdata_latched[6:5] == 2'b00) mem_rdata_q[14:12] <= 3'b000;
  454. if (mem_rdata_latched[6:5] == 2'b01) mem_rdata_q[14:12] <= 3'b100;
  455. if (mem_rdata_latched[6:5] == 2'b10) mem_rdata_q[14:12] <= 3'b110;
  456. if (mem_rdata_latched[6:5] == 2'b11) mem_rdata_q[14:12] <= 3'b111;
  457. mem_rdata_q[31:25] <= mem_rdata_latched[6:5] == 2'b00 ? 7'b0100000 : 7'b0000000;
  458. end
  459. end
  460. 3'b 110: begin // C.BEQZ
  461. mem_rdata_q[14:12] <= 3'b000;
  462. { mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8] } <=
  463. $signed({mem_rdata_latched[12], mem_rdata_latched[6:5], mem_rdata_latched[2],
  464. mem_rdata_latched[11:10], mem_rdata_latched[4:3]});
  465. end
  466. 3'b 111: begin // C.BNEZ
  467. mem_rdata_q[14:12] <= 3'b001;
  468. { mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8] } <=
  469. $signed({mem_rdata_latched[12], mem_rdata_latched[6:5], mem_rdata_latched[2],
  470. mem_rdata_latched[11:10], mem_rdata_latched[4:3]});
  471. end
  472. endcase
  473. end
  474. 2'b10: begin // Quadrant 2
  475. case (mem_rdata_latched[15:13])
  476. 3'b000: begin // C.SLLI
  477. mem_rdata_q[31:25] <= 7'b0000000;
  478. mem_rdata_q[14:12] <= 3'b 001;
  479. end
  480. 3'b010: begin // C.LWSP
  481. mem_rdata_q[31:20] <= {4'b0, mem_rdata_latched[3:2], mem_rdata_latched[12], mem_rdata_latched[6:4], 2'b00};
  482. mem_rdata_q[14:12] <= 3'b 010;
  483. end
  484. 3'b100: begin
  485. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] == 0) begin // C.JR
  486. mem_rdata_q[14:12] <= 3'b000;
  487. mem_rdata_q[31:20] <= 12'b0;
  488. end
  489. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] != 0) begin // C.MV
  490. mem_rdata_q[14:12] <= 3'b000;
  491. mem_rdata_q[31:25] <= 7'b0000000;
  492. end
  493. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JALR
  494. mem_rdata_q[14:12] <= 3'b000;
  495. mem_rdata_q[31:20] <= 12'b0;
  496. end
  497. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[6:2] != 0) begin // C.ADD
  498. mem_rdata_q[14:12] <= 3'b000;
  499. mem_rdata_q[31:25] <= 7'b0000000;
  500. end
  501. end
  502. 3'b110: begin // C.SWSP
  503. {mem_rdata_q[31:25], mem_rdata_q[11:7]} <= {4'b0, mem_rdata_latched[8:7], mem_rdata_latched[12:9], 2'b00};
  504. mem_rdata_q[14:12] <= 3'b 010;
  505. end
  506. endcase
  507. end
  508. endcase
  509. end
  510. end
  511. always @(posedge clk) begin
  512. if (resetn && !trap) begin
  513. if (mem_do_prefetch || mem_do_rinst || mem_do_rdata)
  514. `assert(!mem_do_wdata);
  515. if (mem_do_prefetch || mem_do_rinst)
  516. `assert(!mem_do_rdata);
  517. if (mem_do_rdata)
  518. `assert(!mem_do_prefetch && !mem_do_rinst);
  519. if (mem_do_wdata)
  520. `assert(!(mem_do_prefetch || mem_do_rinst || mem_do_rdata));
  521. if (mem_state == 2 || mem_state == 3)
  522. `assert(mem_valid || mem_do_prefetch);
  523. end
  524. end
  525. always @(posedge clk) begin
  526. if (!resetn || trap) begin
  527. if (!resetn)
  528. mem_state <= 0;
  529. if (!resetn || mem_ready)
  530. mem_valid <= 0;
  531. mem_la_secondword <= 0;
  532. prefetched_high_word <= 0;
  533. end else begin
  534. if (mem_la_read || mem_la_write) begin
  535. mem_addr <= mem_la_addr;
  536. mem_wstrb <= mem_la_wstrb & {4{mem_la_write}};
  537. end
  538. if (mem_la_write) begin
  539. mem_wdata <= mem_la_wdata;
  540. end
  541. case (mem_state)
  542. 0: begin
  543. if (mem_do_prefetch || mem_do_rinst || mem_do_rdata) begin
  544. mem_valid <= !mem_la_use_prefetched_high_word;
  545. mem_instr <= mem_do_prefetch || mem_do_rinst;
  546. mem_wstrb <= 0;
  547. mem_state <= 1;
  548. end
  549. if (mem_do_wdata) begin
  550. mem_valid <= 1;
  551. mem_instr <= 0;
  552. mem_state <= 2;
  553. end
  554. end
  555. 1: begin
  556. `assert(mem_wstrb == 0);
  557. `assert(mem_do_prefetch || mem_do_rinst || mem_do_rdata);
  558. `assert(mem_valid == !mem_la_use_prefetched_high_word);
  559. `assert(mem_instr == (mem_do_prefetch || mem_do_rinst));
  560. if (mem_xfer) begin
  561. if (COMPRESSED_ISA && mem_la_read) begin
  562. mem_valid <= 1;
  563. mem_la_secondword <= 1;
  564. if (!mem_la_use_prefetched_high_word)
  565. mem_16bit_buffer <= mem_rdata[31:16];
  566. end else begin
  567. mem_valid <= 0;
  568. mem_la_secondword <= 0;
  569. if (COMPRESSED_ISA && !mem_do_rdata) begin
  570. if (~&mem_rdata[1:0] || mem_la_secondword) begin
  571. mem_16bit_buffer <= mem_rdata[31:16];
  572. prefetched_high_word <= 1;
  573. end else begin
  574. prefetched_high_word <= 0;
  575. end
  576. end
  577. mem_state <= mem_do_rinst || mem_do_rdata ? 0 : 3;
  578. end
  579. end
  580. end
  581. 2: begin
  582. `assert(mem_wstrb != 0);
  583. `assert(mem_do_wdata);
  584. if (mem_xfer) begin
  585. mem_valid <= 0;
  586. mem_state <= 0;
  587. end
  588. end
  589. 3: begin
  590. `assert(mem_wstrb == 0);
  591. `assert(mem_do_prefetch);
  592. if (mem_do_rinst) begin
  593. mem_state <= 0;
  594. end
  595. end
  596. endcase
  597. end
  598. if (clear_prefetched_high_word)
  599. prefetched_high_word <= 0;
  600. end
  601. // Instruction Decoder
  602. reg instr_lui, instr_auipc, instr_jal, instr_jalr;
  603. reg instr_beq, instr_bne, instr_blt, instr_bge, instr_bltu, instr_bgeu;
  604. reg instr_lb, instr_lh, instr_lw, instr_lbu, instr_lhu, instr_sb, instr_sh, instr_sw;
  605. reg instr_addi, instr_slti, instr_sltiu, instr_xori, instr_ori, instr_andi, instr_slli, instr_srli, instr_srai;
  606. reg instr_add, instr_sub, instr_sll, instr_slt, instr_sltu, instr_xor, instr_srl, instr_sra, instr_or, instr_and;
  607. reg instr_rdcycle, instr_rdcycleh, instr_rdinstr, instr_rdinstrh, instr_ecall_ebreak;
  608. reg instr_addqxi, instr_addxqi, instr_retirq, instr_maskirq, instr_waitirq, instr_timer;
  609. wire instr_trap;
  610. reg [regindex_bits-1:0] decoded_rd, decoded_rs1, decoded_rs2;
  611. reg [31:0] decoded_imm, decoded_imm_j;
  612. reg decoder_trigger;
  613. reg decoder_trigger_q;
  614. reg decoder_pseudo_trigger;
  615. reg decoder_pseudo_trigger_q;
  616. reg compressed_instr;
  617. reg is_lui_auipc_jal;
  618. reg is_lb_lh_lw_lbu_lhu;
  619. reg is_slli_srli_srai;
  620. reg is_jalr_addi_slti_sltiu_xori_ori_andi_addqxi;
  621. reg is_sb_sh_sw;
  622. reg is_sll_srl_sra;
  623. reg is_lui_auipc_jal_jalr_addi_add_sub_addqxi;
  624. reg is_slti_blt_slt;
  625. reg is_sltiu_bltu_sltu;
  626. reg is_beq_bne_blt_bge_bltu_bgeu;
  627. reg is_lbu_lhu_lw;
  628. reg is_alu_reg_imm;
  629. reg is_alu_reg_reg;
  630. reg is_compare;
  631. reg is_addqxi;
  632. assign instr_trap = (CATCH_ILLINSN || WITH_PCPI) && !{instr_lui, instr_auipc, instr_jal, instr_jalr,
  633. instr_beq, instr_bne, instr_blt, instr_bge, instr_bltu, instr_bgeu,
  634. instr_lb, instr_lh, instr_lw, instr_lbu, instr_lhu, instr_sb, instr_sh, instr_sw,
  635. instr_addi, instr_slti, instr_sltiu, instr_xori, instr_ori, instr_andi, instr_slli, instr_srli, instr_srai,
  636. instr_add, instr_sub, instr_sll, instr_slt, instr_sltu, instr_xor, instr_srl, instr_sra, instr_or, instr_and,
  637. instr_rdcycle, instr_rdcycleh, instr_rdinstr, instr_rdinstrh,
  638. instr_addqxi, instr_retirq, instr_maskirq, instr_waitirq, instr_timer};
  639. wire is_rdcycle_rdcycleh_rdinstr_rdinstrh;
  640. assign is_rdcycle_rdcycleh_rdinstr_rdinstrh = |{instr_rdcycle, instr_rdcycleh, instr_rdinstr, instr_rdinstrh};
  641. reg [63:0] new_ascii_instr;
  642. `FORMAL_KEEP reg [63:0] dbg_ascii_instr;
  643. `FORMAL_KEEP reg [31:0] dbg_insn_imm;
  644. `FORMAL_KEEP reg [4:0] dbg_insn_rs1;
  645. `FORMAL_KEEP reg [4:0] dbg_insn_rs2;
  646. `FORMAL_KEEP reg [4:0] dbg_insn_rd;
  647. `FORMAL_KEEP reg [31:0] dbg_rs1val;
  648. `FORMAL_KEEP reg [31:0] dbg_rs2val;
  649. `FORMAL_KEEP reg dbg_rs1val_valid;
  650. `FORMAL_KEEP reg dbg_rs2val_valid;
  651. always @* begin
  652. new_ascii_instr = "";
  653. if (instr_lui) new_ascii_instr = "lui";
  654. if (instr_auipc) new_ascii_instr = "auipc";
  655. if (instr_jal) new_ascii_instr = "jal";
  656. if (instr_jalr) new_ascii_instr = "jalr";
  657. if (instr_beq) new_ascii_instr = "beq";
  658. if (instr_bne) new_ascii_instr = "bne";
  659. if (instr_blt) new_ascii_instr = "blt";
  660. if (instr_bge) new_ascii_instr = "bge";
  661. if (instr_bltu) new_ascii_instr = "bltu";
  662. if (instr_bgeu) new_ascii_instr = "bgeu";
  663. if (instr_lb) new_ascii_instr = "lb";
  664. if (instr_lh) new_ascii_instr = "lh";
  665. if (instr_lw) new_ascii_instr = "lw";
  666. if (instr_lbu) new_ascii_instr = "lbu";
  667. if (instr_lhu) new_ascii_instr = "lhu";
  668. if (instr_sb) new_ascii_instr = "sb";
  669. if (instr_sh) new_ascii_instr = "sh";
  670. if (instr_sw) new_ascii_instr = "sw";
  671. if (instr_addi) new_ascii_instr = "addi";
  672. if (instr_slti) new_ascii_instr = "slti";
  673. if (instr_sltiu) new_ascii_instr = "sltiu";
  674. if (instr_xori) new_ascii_instr = "xori";
  675. if (instr_ori) new_ascii_instr = "ori";
  676. if (instr_andi) new_ascii_instr = "andi";
  677. if (instr_slli) new_ascii_instr = "slli";
  678. if (instr_srli) new_ascii_instr = "srli";
  679. if (instr_srai) new_ascii_instr = "srai";
  680. if (instr_add) new_ascii_instr = "add";
  681. if (instr_sub) new_ascii_instr = "sub";
  682. if (instr_sll) new_ascii_instr = "sll";
  683. if (instr_slt) new_ascii_instr = "slt";
  684. if (instr_sltu) new_ascii_instr = "sltu";
  685. if (instr_xor) new_ascii_instr = "xor";
  686. if (instr_srl) new_ascii_instr = "srl";
  687. if (instr_sra) new_ascii_instr = "sra";
  688. if (instr_or) new_ascii_instr = "or";
  689. if (instr_and) new_ascii_instr = "and";
  690. if (instr_rdcycle) new_ascii_instr = "rdcycle";
  691. if (instr_rdcycleh) new_ascii_instr = "rdcycleh";
  692. if (instr_rdinstr) new_ascii_instr = "rdinstr";
  693. if (instr_rdinstrh) new_ascii_instr = "rdinstrh";
  694. if (instr_addqxi) new_ascii_instr = "addqxi";
  695. if (instr_addxqi) new_ascii_instr = "addxqi";
  696. if (instr_retirq) new_ascii_instr = "retirq";
  697. if (instr_maskirq) new_ascii_instr = "maskirq";
  698. if (instr_waitirq) new_ascii_instr = "waitirq";
  699. if (instr_timer) new_ascii_instr = "timer";
  700. end
  701. reg [63:0] q_ascii_instr;
  702. reg [31:0] q_insn_imm;
  703. reg [31:0] q_insn_opcode;
  704. reg [4:0] q_insn_rs1;
  705. reg [4:0] q_insn_rs2;
  706. reg [4:0] q_insn_rd;
  707. reg dbg_next;
  708. wire launch_next_insn;
  709. reg dbg_valid_insn;
  710. reg [63:0] cached_ascii_instr;
  711. reg [31:0] cached_insn_imm;
  712. reg [31:0] cached_insn_opcode;
  713. reg [4:0] cached_insn_rs1;
  714. reg [4:0] cached_insn_rs2;
  715. reg [4:0] cached_insn_rd;
  716. always @(posedge clk) begin
  717. q_ascii_instr <= dbg_ascii_instr;
  718. q_insn_imm <= dbg_insn_imm;
  719. q_insn_opcode <= dbg_insn_opcode;
  720. q_insn_rs1 <= dbg_insn_rs1;
  721. q_insn_rs2 <= dbg_insn_rs2;
  722. q_insn_rd <= dbg_insn_rd;
  723. dbg_next <= launch_next_insn;
  724. if (!resetn || trap)
  725. dbg_valid_insn <= 0;
  726. else if (launch_next_insn)
  727. dbg_valid_insn <= 1;
  728. if (decoder_trigger_q) begin
  729. cached_ascii_instr <= new_ascii_instr;
  730. cached_insn_imm <= decoded_imm;
  731. if (&next_insn_opcode[1:0])
  732. cached_insn_opcode <= next_insn_opcode;
  733. else
  734. cached_insn_opcode <= {16'b0, next_insn_opcode[15:0]};
  735. cached_insn_rs1 <= decoded_rs1;
  736. cached_insn_rs2 <= decoded_rs2;
  737. cached_insn_rd <= decoded_rd;
  738. end
  739. if (launch_next_insn) begin
  740. dbg_insn_addr <= next_pc;
  741. end
  742. end
  743. always @* begin
  744. dbg_ascii_instr = q_ascii_instr;
  745. dbg_insn_imm = q_insn_imm;
  746. dbg_insn_opcode = q_insn_opcode;
  747. dbg_insn_rs1 = q_insn_rs1;
  748. dbg_insn_rs2 = q_insn_rs2;
  749. dbg_insn_rd = q_insn_rd;
  750. if (dbg_next) begin
  751. if (decoder_pseudo_trigger_q) begin
  752. dbg_ascii_instr = cached_ascii_instr;
  753. dbg_insn_imm = cached_insn_imm;
  754. dbg_insn_opcode = cached_insn_opcode;
  755. dbg_insn_rs1 = cached_insn_rs1;
  756. dbg_insn_rs2 = cached_insn_rs2;
  757. dbg_insn_rd = cached_insn_rd;
  758. end else begin
  759. dbg_ascii_instr = new_ascii_instr;
  760. if (&next_insn_opcode[1:0])
  761. dbg_insn_opcode = next_insn_opcode;
  762. else
  763. dbg_insn_opcode = {16'b0, next_insn_opcode[15:0]};
  764. dbg_insn_imm = decoded_imm;
  765. dbg_insn_rs1 = decoded_rs1;
  766. dbg_insn_rs2 = decoded_rs2;
  767. dbg_insn_rd = decoded_rd;
  768. end
  769. end
  770. end
  771. `ifdef DEBUGASM
  772. always @(posedge clk) begin
  773. if (dbg_next) begin
  774. $display("debugasm %x %x %s", dbg_insn_addr, dbg_insn_opcode, dbg_ascii_instr ? dbg_ascii_instr : "*");
  775. end
  776. end
  777. `endif
  778. `ifdef DEBUG
  779. always @(posedge clk) begin
  780. if (dbg_next) begin
  781. if (&dbg_insn_opcode[1:0])
  782. $display("DECODE: 0x%08x 0x%08x %-0s", dbg_insn_addr, dbg_insn_opcode, dbg_ascii_instr ? dbg_ascii_instr : "UNKNOWN");
  783. else
  784. $display("DECODE: 0x%08x 0x%04x %-0s", dbg_insn_addr, dbg_insn_opcode[15:0], dbg_ascii_instr ? dbg_ascii_instr : "UNKNOWN");
  785. end
  786. end
  787. `endif
  788. // hpa: retirq opcode changed to mret, so
  789. // __attribute__((interrupt)) works in gcc
  790. wire instr_la_retirq = ENABLE_IRQ &&
  791. (mem_rdata_latched[6:0] == 7'b1110011 && mem_rdata_latched[31:25] == 7'b0011000);
  792. always @(posedge clk) begin
  793. is_lui_auipc_jal <= |{instr_lui, instr_auipc, instr_jal};
  794. is_lui_auipc_jal_jalr_addi_add_sub_addqxi <= |{instr_lui, instr_auipc, instr_jal, instr_jalr, instr_addi, instr_add, instr_sub, instr_addqxi};
  795. is_slti_blt_slt <= |{instr_slti, instr_blt, instr_slt};
  796. is_sltiu_bltu_sltu <= |{instr_sltiu, instr_bltu, instr_sltu};
  797. is_lbu_lhu_lw <= |{instr_lbu, instr_lhu, instr_lw};
  798. is_compare <= |{is_beq_bne_blt_bge_bltu_bgeu, instr_slti, instr_slt, instr_sltiu, instr_sltu};
  799. if (mem_do_rinst && mem_done) begin
  800. instr_lui <= mem_rdata_latched[6:0] == 7'b0110111;
  801. instr_auipc <= mem_rdata_latched[6:0] == 7'b0010111;
  802. instr_jal <= mem_rdata_latched[6:0] == 7'b1101111;
  803. instr_jalr <= mem_rdata_latched[6:0] == 7'b1100111 && mem_rdata_latched[14:12] == 3'b000;
  804. instr_retirq <= instr_la_retirq;
  805. instr_waitirq <= mem_rdata_latched[6:0] == 7'b0001011 && mem_rdata_latched[14:12] == 3'b000 && mem_rdata_latched[31:25] == 7'b0000100 && ENABLE_IRQ;
  806. is_beq_bne_blt_bge_bltu_bgeu <= mem_rdata_latched[6:0] == 7'b1100011;
  807. is_lb_lh_lw_lbu_lhu <= mem_rdata_latched[6:0] == 7'b0000011;
  808. is_sb_sh_sw <= mem_rdata_latched[6:0] == 7'b0100011;
  809. is_alu_reg_imm <= mem_rdata_latched[6:0] == 7'b0010011;
  810. is_alu_reg_reg <= mem_rdata_latched[6:0] == 7'b0110011;
  811. { decoded_imm_j[31:20], decoded_imm_j[10:1], decoded_imm_j[11], decoded_imm_j[19:12], decoded_imm_j[0] } <= $signed({mem_rdata_latched[31:12], 1'b0});
  812. decoded_rd <= mem_rdata_latched[11:7];
  813. decoded_rs1 <= mem_rdata_latched[19:15];
  814. decoded_rs2 <= mem_rdata_latched[24:20];
  815. if (instr_la_retirq)
  816. decoded_rs1 <= RA_IRQ_REG;
  817. compressed_instr <= 0;
  818. if (COMPRESSED_ISA && mem_rdata_latched[1:0] != 2'b11) begin
  819. compressed_instr <= 1;
  820. decoded_rd <= 0;
  821. decoded_rs1 <= 0;
  822. decoded_rs2 <= 0;
  823. { decoded_imm_j[31:11], decoded_imm_j[4], decoded_imm_j[9:8], decoded_imm_j[10], decoded_imm_j[6],
  824. decoded_imm_j[7], decoded_imm_j[3:1], decoded_imm_j[5], decoded_imm_j[0] } <= $signed({mem_rdata_latched[12:2], 1'b0});
  825. case (mem_rdata_latched[1:0])
  826. 2'b00: begin // Quadrant 0
  827. case (mem_rdata_latched[15:13])
  828. 3'b000: begin // C.ADDI4SPN
  829. is_alu_reg_imm <= |mem_rdata_latched[12:5];
  830. decoded_rs1 <= 2;
  831. decoded_rd <= 8 + mem_rdata_latched[4:2];
  832. end
  833. 3'b010: begin // C.LW
  834. is_lb_lh_lw_lbu_lhu <= 1;
  835. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  836. decoded_rd <= 8 + mem_rdata_latched[4:2];
  837. end
  838. 3'b110: begin // C.SW
  839. is_sb_sh_sw <= 1;
  840. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  841. decoded_rs2 <= 8 + mem_rdata_latched[4:2];
  842. end
  843. endcase
  844. end
  845. 2'b01: begin // Quadrant 1
  846. case (mem_rdata_latched[15:13])
  847. 3'b000: begin // C.NOP / C.ADDI
  848. is_alu_reg_imm <= 1;
  849. decoded_rd <= mem_rdata_latched[11:7];
  850. decoded_rs1 <= mem_rdata_latched[11:7];
  851. end
  852. 3'b001: begin // C.JAL
  853. instr_jal <= 1;
  854. decoded_rd <= 1;
  855. end
  856. 3'b 010: begin // C.LI
  857. is_alu_reg_imm <= 1;
  858. decoded_rd <= mem_rdata_latched[11:7];
  859. decoded_rs1 <= 0;
  860. end
  861. 3'b 011: begin
  862. if (mem_rdata_latched[12] || mem_rdata_latched[6:2]) begin
  863. if (mem_rdata_latched[11:7] == 2) begin // C.ADDI16SP
  864. is_alu_reg_imm <= 1;
  865. decoded_rd <= mem_rdata_latched[11:7];
  866. decoded_rs1 <= mem_rdata_latched[11:7];
  867. end else begin // C.LUI
  868. instr_lui <= 1;
  869. decoded_rd <= mem_rdata_latched[11:7];
  870. decoded_rs1 <= 0;
  871. end
  872. end
  873. end
  874. 3'b100: begin
  875. if (!mem_rdata_latched[11] && !mem_rdata_latched[12]) begin // C.SRLI, C.SRAI
  876. is_alu_reg_imm <= 1;
  877. decoded_rd <= 8 + mem_rdata_latched[9:7];
  878. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  879. decoded_rs2 <= {mem_rdata_latched[12], mem_rdata_latched[6:2]};
  880. end
  881. if (mem_rdata_latched[11:10] == 2'b10) begin // C.ANDI
  882. is_alu_reg_imm <= 1;
  883. decoded_rd <= 8 + mem_rdata_latched[9:7];
  884. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  885. end
  886. if (mem_rdata_latched[12:10] == 3'b011) begin // C.SUB, C.XOR, C.OR, C.AND
  887. is_alu_reg_reg <= 1;
  888. decoded_rd <= 8 + mem_rdata_latched[9:7];
  889. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  890. decoded_rs2 <= 8 + mem_rdata_latched[4:2];
  891. end
  892. end
  893. 3'b101: begin // C.J
  894. instr_jal <= 1;
  895. end
  896. 3'b110: begin // C.BEQZ
  897. is_beq_bne_blt_bge_bltu_bgeu <= 1;
  898. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  899. decoded_rs2 <= 0;
  900. end
  901. 3'b111: begin // C.BNEZ
  902. is_beq_bne_blt_bge_bltu_bgeu <= 1;
  903. decoded_rs1 <= 8 + mem_rdata_latched[9:7];
  904. decoded_rs2 <= 0;
  905. end
  906. endcase
  907. end
  908. 2'b10: begin // Quadrant 2
  909. case (mem_rdata_latched[15:13])
  910. 3'b000: begin // C.SLLI
  911. if (!mem_rdata_latched[12]) begin
  912. is_alu_reg_imm <= 1;
  913. decoded_rd <= mem_rdata_latched[11:7];
  914. decoded_rs1 <= mem_rdata_latched[11:7];
  915. decoded_rs2 <= {mem_rdata_latched[12], mem_rdata_latched[6:2]};
  916. end
  917. end
  918. 3'b010: begin // C.LWSP
  919. if (mem_rdata_latched[11:7]) begin
  920. is_lb_lh_lw_lbu_lhu <= 1;
  921. decoded_rd <= mem_rdata_latched[11:7];
  922. decoded_rs1 <= 2;
  923. end
  924. end
  925. 3'b100: begin
  926. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JR
  927. instr_jalr <= 1;
  928. decoded_rd <= 0;
  929. decoded_rs1 <= mem_rdata_latched[11:7];
  930. end
  931. if (mem_rdata_latched[12] == 0 && mem_rdata_latched[6:2] != 0) begin // C.MV
  932. is_alu_reg_reg <= 1;
  933. decoded_rd <= mem_rdata_latched[11:7];
  934. decoded_rs1 <= 0;
  935. decoded_rs2 <= mem_rdata_latched[6:2];
  936. end
  937. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[11:7] != 0 && mem_rdata_latched[6:2] == 0) begin // C.JALR
  938. instr_jalr <= 1;
  939. decoded_rd <= 1;
  940. decoded_rs1 <= mem_rdata_latched[11:7];
  941. end
  942. if (mem_rdata_latched[12] != 0 && mem_rdata_latched[6:2] != 0) begin // C.ADD
  943. is_alu_reg_reg <= 1;
  944. decoded_rd <= mem_rdata_latched[11:7];
  945. decoded_rs1 <= mem_rdata_latched[11:7];
  946. decoded_rs2 <= mem_rdata_latched[6:2];
  947. end
  948. end
  949. 3'b110: begin // C.SWSP
  950. is_sb_sh_sw <= 1;
  951. decoded_rs1 <= 2;
  952. decoded_rs2 <= mem_rdata_latched[6:2];
  953. end
  954. endcase
  955. end
  956. endcase
  957. end
  958. // hpa: IRQ bank switch support
  959. is_addqxi <= 0;
  960. if (ENABLE_IRQ && ENABLE_IRQ_QREGS)
  961. begin
  962. decoded_rd [regindex_bits-1] <= irq_active;
  963. decoded_rs1[regindex_bits-1] <= irq_active;
  964. decoded_rs2[regindex_bits-1] <= irq_active;
  965. // addqxi, addxqi
  966. if (mem_rdata_latched[6:0] == 7'b0001011 && mem_rdata_latched[14:13] == 2'b01) begin
  967. is_addqxi <= 1; // True for both addqxi and addxqi
  968. decoded_rd [regindex_bits-1] <= ~mem_rdata_latched[12]; // addxqi
  969. decoded_rs1[regindex_bits-1] <= mem_rdata_latched[12]; // addqxi
  970. end
  971. end
  972. end // if (mem_do_rinst && mem_done)
  973. if (decoder_trigger && !decoder_pseudo_trigger) begin
  974. pcpi_insn <= WITH_PCPI ? mem_rdata_q : 'bx;
  975. instr_beq <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b000;
  976. instr_bne <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b001;
  977. instr_blt <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b100;
  978. instr_bge <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b101;
  979. instr_bltu <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b110;
  980. instr_bgeu <= is_beq_bne_blt_bge_bltu_bgeu && mem_rdata_q[14:12] == 3'b111;
  981. instr_lb <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b000;
  982. instr_lh <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b001;
  983. instr_lw <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b010;
  984. instr_lbu <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b100;
  985. instr_lhu <= is_lb_lh_lw_lbu_lhu && mem_rdata_q[14:12] == 3'b101;
  986. instr_sb <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b000;
  987. instr_sh <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b001;
  988. instr_sw <= is_sb_sh_sw && mem_rdata_q[14:12] == 3'b010;
  989. instr_addi <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b000;
  990. instr_slti <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b010;
  991. instr_sltiu <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b011;
  992. instr_xori <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b100;
  993. instr_ori <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b110;
  994. instr_andi <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b111;
  995. instr_slli <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000;
  996. instr_srli <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000;
  997. instr_srai <= is_alu_reg_imm && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000;
  998. instr_add <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000000;
  999. instr_sub <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0100000;
  1000. instr_sll <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000;
  1001. instr_slt <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b010 && mem_rdata_q[31:25] == 7'b0000000;
  1002. instr_sltu <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b011 && mem_rdata_q[31:25] == 7'b0000000;
  1003. instr_xor <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b100 && mem_rdata_q[31:25] == 7'b0000000;
  1004. instr_srl <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000;
  1005. instr_sra <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000;
  1006. instr_or <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b110 && mem_rdata_q[31:25] == 7'b0000000;
  1007. instr_and <= is_alu_reg_reg && mem_rdata_q[14:12] == 3'b111 && mem_rdata_q[31:25] == 7'b0000000;
  1008. instr_rdcycle <= ((mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11000000000000000010) ||
  1009. (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11000000000100000010)) && ENABLE_COUNTERS;
  1010. instr_rdcycleh <= ((mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11001000000000000010) ||
  1011. (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11001000000100000010)) && ENABLE_COUNTERS && ENABLE_COUNTERS64;
  1012. instr_rdinstr <= (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11000000001000000010) && ENABLE_COUNTERS;
  1013. instr_rdinstrh <= (mem_rdata_q[6:0] == 7'b1110011 && mem_rdata_q[31:12] == 'b11001000001000000010) && ENABLE_COUNTERS && ENABLE_COUNTERS64;
  1014. instr_ecall_ebreak <= ((mem_rdata_q[6:0] == 7'b1110011 && !mem_rdata_q[31:21] && !mem_rdata_q[19:7]) ||
  1015. (COMPRESSED_ISA && mem_rdata_q[15:0] == 16'h9002));
  1016. instr_maskirq <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000011 && ENABLE_IRQ;
  1017. instr_timer <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b000 && mem_rdata_q[31:25] == 7'b0000101 && ENABLE_IRQ && ENABLE_IRQ_TIMER;
  1018. // instr_addqxi includes addxqi; instr_addxqi is only used for debug
  1019. instr_addqxi <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:13] == 2'b01 && ENABLE_IRQ && ENABLE_IRQ_QREGS;
  1020. instr_addxqi <= mem_rdata_q[6:0] == 7'b0001011 && mem_rdata_q[14:12] == 3'b011 && ENABLE_IRQ && ENABLE_IRQ_QREGS;
  1021. is_slli_srli_srai <= is_alu_reg_imm && |{
  1022. mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000,
  1023. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000,
  1024. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000
  1025. };
  1026. is_jalr_addi_slti_sltiu_xori_ori_andi_addqxi <= instr_jalr || is_addqxi || is_alu_reg_imm && |{
  1027. mem_rdata_q[14:12] == 3'b000,
  1028. mem_rdata_q[14:12] == 3'b010,
  1029. mem_rdata_q[14:12] == 3'b011,
  1030. mem_rdata_q[14:12] == 3'b100,
  1031. mem_rdata_q[14:12] == 3'b110,
  1032. mem_rdata_q[14:12] == 3'b111
  1033. };
  1034. is_sll_srl_sra <= is_alu_reg_reg && |{
  1035. mem_rdata_q[14:12] == 3'b001 && mem_rdata_q[31:25] == 7'b0000000,
  1036. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0000000,
  1037. mem_rdata_q[14:12] == 3'b101 && mem_rdata_q[31:25] == 7'b0100000
  1038. };
  1039. is_lui_auipc_jal_jalr_addi_add_sub_addqxi <= 0;
  1040. is_compare <= 0;
  1041. (* parallel_case *)
  1042. case (1'b1)
  1043. instr_jal:
  1044. decoded_imm <= decoded_imm_j;
  1045. |{instr_lui, instr_auipc}:
  1046. decoded_imm <= mem_rdata_q[31:12] << 12;
  1047. |{instr_jalr, is_lb_lh_lw_lbu_lhu, is_alu_reg_imm, is_addqxi}:
  1048. decoded_imm <= $signed(mem_rdata_q[31:20]);
  1049. is_beq_bne_blt_bge_bltu_bgeu:
  1050. decoded_imm <= $signed({mem_rdata_q[31], mem_rdata_q[7], mem_rdata_q[30:25], mem_rdata_q[11:8], 1'b0});
  1051. is_sb_sh_sw:
  1052. decoded_imm <= $signed({mem_rdata_q[31:25], mem_rdata_q[11:7]});
  1053. default:
  1054. decoded_imm <= 1'bx;
  1055. endcase
  1056. end
  1057. if (!resetn) begin
  1058. is_beq_bne_blt_bge_bltu_bgeu <= 0;
  1059. is_compare <= 0;
  1060. instr_beq <= 0;
  1061. instr_bne <= 0;
  1062. instr_blt <= 0;
  1063. instr_bge <= 0;
  1064. instr_bltu <= 0;
  1065. instr_bgeu <= 0;
  1066. instr_addi <= 0;
  1067. instr_slti <= 0;
  1068. instr_sltiu <= 0;
  1069. instr_xori <= 0;
  1070. instr_ori <= 0;
  1071. instr_andi <= 0;
  1072. instr_add <= 0;
  1073. instr_sub <= 0;
  1074. instr_sll <= 0;
  1075. instr_slt <= 0;
  1076. instr_sltu <= 0;
  1077. instr_xor <= 0;
  1078. instr_srl <= 0;
  1079. instr_sra <= 0;
  1080. instr_or <= 0;
  1081. instr_and <= 0;
  1082. instr_addqxi <= 0;
  1083. end
  1084. end
  1085. // Main State Machine
  1086. localparam cpu_state_trap = 8'b10000000;
  1087. localparam cpu_state_fetch = 8'b01000000;
  1088. localparam cpu_state_ld_rs1 = 8'b00100000;
  1089. localparam cpu_state_ld_rs2 = 8'b00010000;
  1090. localparam cpu_state_exec = 8'b00001000;
  1091. localparam cpu_state_shift = 8'b00000100;
  1092. localparam cpu_state_stmem = 8'b00000010;
  1093. localparam cpu_state_ldmem = 8'b00000001;
  1094. reg [7:0] cpu_state;
  1095. reg [1:0] irq_state;
  1096. `FORMAL_KEEP reg [127:0] dbg_ascii_state;
  1097. always @* begin
  1098. dbg_ascii_state = "";
  1099. if (cpu_state == cpu_state_trap) dbg_ascii_state = "trap";
  1100. if (cpu_state == cpu_state_fetch) dbg_ascii_state = "fetch";
  1101. if (cpu_state == cpu_state_ld_rs1) dbg_ascii_state = "ld_rs1";
  1102. if (cpu_state == cpu_state_ld_rs2) dbg_ascii_state = "ld_rs2";
  1103. if (cpu_state == cpu_state_exec) dbg_ascii_state = "exec";
  1104. if (cpu_state == cpu_state_shift) dbg_ascii_state = "shift";
  1105. if (cpu_state == cpu_state_stmem) dbg_ascii_state = "stmem";
  1106. if (cpu_state == cpu_state_ldmem) dbg_ascii_state = "ldmem";
  1107. end
  1108. reg set_mem_do_rinst;
  1109. reg set_mem_do_rdata;
  1110. reg set_mem_do_wdata;
  1111. reg latched_store;
  1112. reg latched_stalu;
  1113. reg latched_branch;
  1114. reg latched_compr;
  1115. reg latched_trace;
  1116. reg latched_is_lu;
  1117. reg latched_is_lh;
  1118. reg latched_is_lb;
  1119. reg [regindex_bits-1:0] latched_rd;
  1120. reg [31:0] current_pc;
  1121. assign next_pc = latched_store && latched_branch ? reg_out & ~1 : reg_next_pc;
  1122. reg [3:0] pcpi_timeout_counter;
  1123. reg pcpi_timeout;
  1124. reg [31:0] next_irq_pending;
  1125. reg do_waitirq;
  1126. reg [31:0] alu_out, alu_out_q;
  1127. reg alu_out_0, alu_out_0_q;
  1128. reg alu_wait, alu_wait_2;
  1129. reg [31:0] alu_add_sub;
  1130. reg [31:0] alu_shl, alu_shr;
  1131. reg alu_eq, alu_ltu, alu_lts;
  1132. generate if (TWO_CYCLE_ALU) begin
  1133. always @(posedge clk) begin
  1134. alu_add_sub <= instr_sub ? reg_op1 - reg_op2 : reg_op1 + reg_op2;
  1135. alu_eq <= reg_op1 == reg_op2;
  1136. alu_lts <= $signed(reg_op1) < $signed(reg_op2);
  1137. alu_ltu <= reg_op1 < reg_op2;
  1138. alu_shl <= reg_op1 << reg_op2[4:0];
  1139. alu_shr <= $signed({instr_sra || instr_srai ? reg_op1[31] : 1'b0, reg_op1}) >>> reg_op2[4:0];
  1140. end
  1141. end else begin
  1142. always @* begin
  1143. alu_add_sub = instr_sub ? reg_op1 - reg_op2 : reg_op1 + reg_op2;
  1144. alu_eq = reg_op1 == reg_op2;
  1145. alu_lts = $signed(reg_op1) < $signed(reg_op2);
  1146. alu_ltu = reg_op1 < reg_op2;
  1147. alu_shl = reg_op1 << reg_op2[4:0];
  1148. alu_shr = $signed({instr_sra || instr_srai ? reg_op1[31] : 1'b0, reg_op1}) >>> reg_op2[4:0];
  1149. end
  1150. end endgenerate
  1151. always @* begin
  1152. alu_out_0 = 'bx;
  1153. (* parallel_case, full_case *)
  1154. case (1'b1)
  1155. instr_beq:
  1156. alu_out_0 = alu_eq;
  1157. instr_bne:
  1158. alu_out_0 = !alu_eq;
  1159. instr_bge:
  1160. alu_out_0 = !alu_lts;
  1161. instr_bgeu:
  1162. alu_out_0 = !alu_ltu;
  1163. is_slti_blt_slt && (!TWO_CYCLE_COMPARE || !{instr_beq,instr_bne,instr_bge,instr_bgeu}):
  1164. alu_out_0 = alu_lts;
  1165. is_sltiu_bltu_sltu && (!TWO_CYCLE_COMPARE || !{instr_beq,instr_bne,instr_bge,instr_bgeu}):
  1166. alu_out_0 = alu_ltu;
  1167. endcase
  1168. alu_out = 'bx;
  1169. (* parallel_case, full_case *)
  1170. case (1'b1)
  1171. is_lui_auipc_jal_jalr_addi_add_sub_addqxi:
  1172. alu_out = alu_add_sub;
  1173. is_compare:
  1174. alu_out = alu_out_0;
  1175. instr_xori || instr_xor:
  1176. alu_out = reg_op1 ^ reg_op2;
  1177. instr_ori || instr_or:
  1178. alu_out = reg_op1 | reg_op2;
  1179. instr_andi || instr_and:
  1180. alu_out = reg_op1 & reg_op2;
  1181. BARREL_SHIFTER && (instr_sll || instr_slli):
  1182. alu_out = alu_shl;
  1183. BARREL_SHIFTER && (instr_srl || instr_srli || instr_sra || instr_srai):
  1184. alu_out = alu_shr;
  1185. endcase
  1186. `ifdef RISCV_FORMAL_BLACKBOX_ALU
  1187. alu_out_0 = $anyseq;
  1188. alu_out = $anyseq;
  1189. `endif
  1190. end
  1191. reg clear_prefetched_high_word_q;
  1192. always @(posedge clk) clear_prefetched_high_word_q <= clear_prefetched_high_word;
  1193. always @* begin
  1194. clear_prefetched_high_word = clear_prefetched_high_word_q;
  1195. if (!prefetched_high_word)
  1196. clear_prefetched_high_word = 0;
  1197. if (latched_branch || irq_state || !resetn)
  1198. clear_prefetched_high_word = COMPRESSED_ISA;
  1199. end
  1200. reg cpuregs_write;
  1201. reg [31:0] cpuregs_wrdata;
  1202. reg [31:0] cpuregs_rs1;
  1203. reg [31:0] cpuregs_rs2;
  1204. reg [regindex_bits-1:0] decoded_rs;
  1205. always @* begin
  1206. cpuregs_write = 0;
  1207. cpuregs_wrdata = 'bx;
  1208. if (cpu_state == cpu_state_fetch) begin
  1209. (* parallel_case *)
  1210. case (1'b1)
  1211. latched_branch: begin
  1212. cpuregs_wrdata = reg_pc + (latched_compr ? 2 : 4);
  1213. cpuregs_write = 1;
  1214. end
  1215. latched_store && !latched_branch: begin
  1216. cpuregs_wrdata = latched_stalu ? alu_out_q : reg_out;
  1217. cpuregs_write = 1;
  1218. end
  1219. ENABLE_IRQ && irq_state[0]: begin
  1220. cpuregs_wrdata = reg_next_pc | latched_compr;
  1221. cpuregs_write = 1;
  1222. end
  1223. ENABLE_IRQ && irq_state[1]: begin
  1224. cpuregs_wrdata = irq_pending & ~irq_mask;
  1225. cpuregs_write = 1;
  1226. end
  1227. endcase
  1228. end
  1229. end
  1230. `ifndef PICORV32_REGS
  1231. always @(posedge clk) begin
  1232. if (resetn && cpuregs_write && (latched_rd & 5'h1f))
  1233. `ifdef PICORV32_TESTBUG_001
  1234. cpuregs[latched_rd ^ 1] <= cpuregs_wrdata;
  1235. `elsif PICORV32_TESTBUG_002
  1236. cpuregs[latched_rd] <= cpuregs_wrdata ^ 1;
  1237. `else
  1238. cpuregs[latched_rd] <= cpuregs_wrdata;
  1239. `endif
  1240. end
  1241. // hpa: if REGS_INIT_ZERO, then there is no reason not to simply
  1242. // read from the register file even for x0; the above code
  1243. // ensures that we never *write* to x0, which is a simple
  1244. // write enable thing.
  1245. always @* begin
  1246. decoded_rs = 'bx;
  1247. if (ENABLE_REGS_DUALPORT) begin
  1248. `ifndef RISCV_FORMAL_BLACKBOX_REGS
  1249. cpuregs_rs1 = cpuregs[decoded_rs1];
  1250. cpuregs_rs2 = cpuregs[decoded_rs2];
  1251. if (!REGS_INIT_ZERO) begin
  1252. if (!(decoded_rs1 & 5'h1f)) cpuregs_rs1 = 32'h0;
  1253. if (!(decoded_rs2 & 5'h1f)) cpuregs_rs2 = 32'h0;
  1254. end
  1255. `else
  1256. cpuregs_rs1 = (decoded_rs1 & 5'h1f) ? $anyseq : 32'h0;
  1257. cpuregs_rs2 = (decoded_rs2 & 5'h1f) ? $anyseq : 32'h0;
  1258. `endif
  1259. end else begin
  1260. decoded_rs = (cpu_state == cpu_state_ld_rs2) ? decoded_rs2 : decoded_rs1;
  1261. `ifndef RISCV_FORMAL_BLACKBOX_REGS
  1262. cpuregs_rs1 = cpuregs[decoded_rs];
  1263. if (!REGS_INIT_ZERO)
  1264. if (!(decoded_rs & 5'h1f)) cpuregs_rs1 = 32'h0;
  1265. `else
  1266. cpuregs_rs1 = decoded_rs & 5'h1f ? $anyseq : 0;
  1267. `endif
  1268. cpuregs_rs2 = cpuregs_rs1;
  1269. end
  1270. end
  1271. `else
  1272. wire[31:0] cpuregs_rdata1;
  1273. wire[31:0] cpuregs_rdata2;
  1274. wire [5:0] cpuregs_waddr = latched_rd;
  1275. wire [5:0] cpuregs_raddr1 = ENABLE_REGS_DUALPORT ? decoded_rs1 : decoded_rs;
  1276. wire [5:0] cpuregs_raddr2 = ENABLE_REGS_DUALPORT ? decoded_rs2 : 0;
  1277. `PICORV32_REGS cpuregs (
  1278. .clk(clk),
  1279. .wen(resetn && cpuregs_write && latched_rd),
  1280. .waddr(cpuregs_waddr),
  1281. .raddr1(cpuregs_raddr1),
  1282. .raddr2(cpuregs_raddr2),
  1283. .wdata(cpuregs_wrdata),
  1284. .rdata1(cpuregs_rdata1),
  1285. .rdata2(cpuregs_rdata2)
  1286. );
  1287. always @* begin
  1288. decoded_rs = 'bx;
  1289. if (ENABLE_REGS_DUALPORT) begin
  1290. cpuregs_rs1 = decoded_rs1 & 4'h1f ? cpuregs_rdata1 : 0;
  1291. cpuregs_rs2 = decoded_rs2 & 4'h1f ? cpuregs_rdata2 : 0;
  1292. end else begin
  1293. decoded_rs = (cpu_state == cpu_state_ld_rs2) ? decoded_rs2 : decoded_rs1;
  1294. cpuregs_rs1 = decoded_rs & 4'h1f ? cpuregs_rdata1 : 0;
  1295. cpuregs_rs2 = cpuregs_rs1;
  1296. end
  1297. end
  1298. `endif
  1299. assign launch_next_insn = cpu_state == cpu_state_fetch && decoder_trigger && (!ENABLE_IRQ || irq_delay || irq_active || !(irq_pending & ~irq_mask));
  1300. always @(posedge clk) begin
  1301. trap <= 0;
  1302. reg_sh <= 'bx;
  1303. reg_out <= 'bx;
  1304. set_mem_do_rinst = 0;
  1305. set_mem_do_rdata = 0;
  1306. set_mem_do_wdata = 0;
  1307. alu_out_0_q <= alu_out_0;
  1308. alu_out_q <= alu_out;
  1309. alu_wait <= 0;
  1310. alu_wait_2 <= 0;
  1311. if (launch_next_insn) begin
  1312. dbg_rs1val <= 'bx;
  1313. dbg_rs2val <= 'bx;
  1314. dbg_rs1val_valid <= 0;
  1315. dbg_rs2val_valid <= 0;
  1316. end
  1317. if (WITH_PCPI && CATCH_ILLINSN) begin
  1318. if (resetn && pcpi_valid && !pcpi_int_wait) begin
  1319. if (pcpi_timeout_counter)
  1320. pcpi_timeout_counter <= pcpi_timeout_counter - 1;
  1321. end else
  1322. pcpi_timeout_counter <= ~0;
  1323. pcpi_timeout <= !pcpi_timeout_counter;
  1324. end
  1325. if (ENABLE_COUNTERS) begin
  1326. count_cycle <= resetn ? count_cycle + 1 : 0;
  1327. if (!ENABLE_COUNTERS64) count_cycle[63:32] <= 0;
  1328. end else begin
  1329. count_cycle <= 'bx;
  1330. count_instr <= 'bx;
  1331. end
  1332. next_irq_pending = ENABLE_IRQ ? (irq_pending & LATCHED_IRQ & ~MASKED_IRQ) : 'bx;
  1333. if (ENABLE_IRQ && ENABLE_IRQ_TIMER && timer) begin
  1334. timer <= timer - 1;
  1335. end
  1336. decoder_trigger <= mem_do_rinst && mem_done;
  1337. decoder_trigger_q <= decoder_trigger;
  1338. decoder_pseudo_trigger <= 0;
  1339. decoder_pseudo_trigger_q <= decoder_pseudo_trigger;
  1340. do_waitirq <= 0;
  1341. trace_valid <= 0;
  1342. if (!ENABLE_TRACE)
  1343. trace_data <= 'bx;
  1344. if (!resetn) begin
  1345. reg_pc <= progaddr_reset;
  1346. reg_next_pc <= progaddr_reset;
  1347. if (ENABLE_COUNTERS)
  1348. count_instr <= 0;
  1349. latched_store <= 0;
  1350. latched_stalu <= 0;
  1351. latched_branch <= 0;
  1352. latched_trace <= 0;
  1353. latched_is_lu <= 0;
  1354. latched_is_lh <= 0;
  1355. latched_is_lb <= 0;
  1356. pcpi_valid <= 0;
  1357. pcpi_timeout <= 0;
  1358. irq_active <= 0;
  1359. irq_delay <= 0;
  1360. irq_mask <= ~0;
  1361. next_irq_pending = 0;
  1362. irq_state <= 0;
  1363. eoi <= 0;
  1364. timer <= 0;
  1365. if (~STACKADDR) begin
  1366. latched_store <= 1;
  1367. latched_rd <= 2;
  1368. reg_out <= STACKADDR;
  1369. end
  1370. cpu_state <= cpu_state_fetch;
  1371. end else
  1372. (* parallel_case, full_case *)
  1373. case (cpu_state)
  1374. cpu_state_trap: begin
  1375. trap <= 1;
  1376. end
  1377. cpu_state_fetch: begin
  1378. mem_do_rinst <= !decoder_trigger && !do_waitirq;
  1379. mem_wordsize <= 0;
  1380. current_pc = reg_next_pc;
  1381. (* parallel_case *)
  1382. case (1'b1)
  1383. latched_branch: begin
  1384. current_pc = latched_store ? (latched_stalu ? alu_out_q : reg_out) & ~1 : reg_next_pc;
  1385. `debug($display("ST_RD: %2d 0x%08x, BRANCH 0x%08x", latched_rd, reg_pc + (latched_compr ? 2 : 4), current_pc);)
  1386. end
  1387. latched_store && !latched_branch: begin
  1388. `debug($display("ST_RD: %2d 0x%08x", latched_rd, latched_stalu ? alu_out_q : reg_out);)
  1389. end
  1390. ENABLE_IRQ && irq_state[0]: begin
  1391. current_pc = progaddr_irq;
  1392. irq_active <= 1;
  1393. mem_do_rinst <= 1;
  1394. end
  1395. ENABLE_IRQ && irq_state[1]: begin
  1396. eoi <= irq_pending & ~irq_mask;
  1397. next_irq_pending = next_irq_pending & irq_mask;
  1398. end
  1399. endcase
  1400. if (ENABLE_TRACE && latched_trace) begin
  1401. latched_trace <= 0;
  1402. trace_valid <= 1;
  1403. if (latched_branch)
  1404. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_BRANCH | (current_pc & 32'hfffffffe);
  1405. else
  1406. trace_data <= (irq_active ? TRACE_IRQ : 0) | (latched_stalu ? alu_out_q : reg_out);
  1407. end
  1408. reg_pc <= current_pc;
  1409. reg_next_pc <= current_pc;
  1410. latched_store <= 0;
  1411. latched_stalu <= 0;
  1412. latched_branch <= 0;
  1413. latched_is_lu <= 0;
  1414. latched_is_lh <= 0;
  1415. latched_is_lb <= 0;
  1416. latched_rd <= decoded_rd;
  1417. latched_compr <= compressed_instr;
  1418. if (ENABLE_IRQ && ((decoder_trigger && !irq_active && !irq_delay && |(irq_pending & ~irq_mask)) || irq_state)) begin
  1419. irq_state <=
  1420. irq_state == 2'b00 ? 2'b01 :
  1421. irq_state == 2'b01 ? 2'b10 : 2'b00;
  1422. latched_compr <= latched_compr;
  1423. latched_rd <= qreg_offset |
  1424. (irq_state[0] ? MASK_IRQ_REG : RA_IRQ_REG);
  1425. end else
  1426. if (ENABLE_IRQ && (decoder_trigger || do_waitirq) && instr_waitirq) begin
  1427. if (&(irq_pending | ~cpuregs_rs1) | |(irq_pending & cpuregs_rs2)) begin
  1428. latched_store <= 1;
  1429. reg_out <= irq_pending;
  1430. reg_next_pc <= current_pc + (compressed_instr ? 2 : 4);
  1431. mem_do_rinst <= 1;
  1432. end else
  1433. do_waitirq <= 1;
  1434. end else
  1435. if (decoder_trigger) begin
  1436. `debug($display("-- %-0t pc: 0x%08x irq: %x", $time, current_pc, irq_active);)
  1437. irq_delay <= irq_active;
  1438. reg_next_pc <= current_pc + (compressed_instr ? 2 : 4);
  1439. if (ENABLE_TRACE)
  1440. latched_trace <= 1;
  1441. if (ENABLE_COUNTERS) begin
  1442. count_instr <= count_instr + 1;
  1443. if (!ENABLE_COUNTERS64) count_instr[63:32] <= 0;
  1444. end
  1445. if (instr_jal) begin
  1446. mem_do_rinst <= 1;
  1447. reg_next_pc <= current_pc + decoded_imm_j;
  1448. latched_branch <= 1;
  1449. end else begin
  1450. mem_do_rinst <= 0;
  1451. mem_do_prefetch <= !instr_jalr && !instr_retirq;
  1452. cpu_state <= cpu_state_ld_rs1;
  1453. end
  1454. end
  1455. end
  1456. cpu_state_ld_rs1: begin
  1457. reg_op1 <= 'bx;
  1458. reg_op2 <= 'bx;
  1459. (* parallel_case *)
  1460. case (1'b1)
  1461. (CATCH_ILLINSN || WITH_PCPI) && instr_trap: begin
  1462. if (WITH_PCPI) begin
  1463. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1464. reg_op1 <= cpuregs_rs1;
  1465. dbg_rs1val <= cpuregs_rs1;
  1466. dbg_rs1val_valid <= 1;
  1467. if (ENABLE_REGS_DUALPORT) begin
  1468. pcpi_valid <= 1;
  1469. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1470. reg_sh <= cpuregs_rs2;
  1471. reg_op2 <= cpuregs_rs2;
  1472. dbg_rs2val <= cpuregs_rs2;
  1473. dbg_rs2val_valid <= 1;
  1474. if (pcpi_int_ready) begin
  1475. mem_do_rinst <= 1;
  1476. pcpi_valid <= 0;
  1477. reg_out <= pcpi_int_rd;
  1478. latched_store <= pcpi_int_wr;
  1479. cpu_state <= cpu_state_fetch;
  1480. end else
  1481. if (CATCH_ILLINSN && (pcpi_timeout || instr_ecall_ebreak)) begin
  1482. pcpi_valid <= 0;
  1483. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1484. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1485. next_irq_pending[irq_ebreak] = 1;
  1486. cpu_state <= cpu_state_fetch;
  1487. end else
  1488. cpu_state <= cpu_state_trap;
  1489. end
  1490. end else begin
  1491. cpu_state <= cpu_state_ld_rs2;
  1492. end
  1493. end else begin
  1494. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1495. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1496. next_irq_pending[irq_ebreak] = 1;
  1497. cpu_state <= cpu_state_fetch;
  1498. end else
  1499. cpu_state <= cpu_state_trap;
  1500. end
  1501. end
  1502. ENABLE_COUNTERS && is_rdcycle_rdcycleh_rdinstr_rdinstrh: begin
  1503. (* parallel_case, full_case *)
  1504. case (1'b1)
  1505. instr_rdcycle:
  1506. reg_out <= count_cycle[31:0];
  1507. instr_rdcycleh && ENABLE_COUNTERS64:
  1508. reg_out <= count_cycle[63:32];
  1509. instr_rdinstr:
  1510. reg_out <= count_instr[31:0];
  1511. instr_rdinstrh && ENABLE_COUNTERS64:
  1512. reg_out <= count_instr[63:32];
  1513. endcase
  1514. latched_store <= 1;
  1515. cpu_state <= cpu_state_fetch;
  1516. end
  1517. is_lui_auipc_jal: begin
  1518. reg_op1 <= instr_lui ? 0 : reg_pc;
  1519. reg_op2 <= decoded_imm;
  1520. if (TWO_CYCLE_ALU)
  1521. alu_wait <= 1;
  1522. else
  1523. mem_do_rinst <= mem_do_prefetch;
  1524. cpu_state <= cpu_state_exec;
  1525. end
  1526. ENABLE_IRQ && instr_retirq: begin
  1527. eoi <= 0;
  1528. irq_active <= 0;
  1529. latched_branch <= 1;
  1530. latched_store <= 1;
  1531. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1532. reg_out <= CATCH_MISALIGN ? (cpuregs_rs1 & 32'h fffffffe) : cpuregs_rs1;
  1533. dbg_rs1val <= cpuregs_rs1;
  1534. dbg_rs1val_valid <= 1;
  1535. cpu_state <= cpu_state_fetch;
  1536. end
  1537. ENABLE_IRQ && instr_maskirq: begin
  1538. latched_store <= 1;
  1539. reg_out <= irq_mask;
  1540. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1541. // hpa: allow rs2 to specify bits to be preserved
  1542. // XXX: support !ENABLE REGS_DUALPORT
  1543. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1544. irq_mask <= ((irq_mask & cpuregs_rs2) ^ cpuregs_rs1) | MASKED_IRQ;
  1545. dbg_rs1val <= cpuregs_rs1;
  1546. dbg_rs1val_valid <= 1;
  1547. cpu_state <= cpu_state_fetch;
  1548. end
  1549. ENABLE_IRQ && ENABLE_IRQ_TIMER && instr_timer: begin
  1550. latched_store <= 1;
  1551. reg_out <= timer;
  1552. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1553. timer <= cpuregs_rs1;
  1554. dbg_rs1val <= cpuregs_rs1;
  1555. dbg_rs1val_valid <= 1;
  1556. cpu_state <= cpu_state_fetch;
  1557. end
  1558. is_lb_lh_lw_lbu_lhu && !instr_trap: begin
  1559. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1560. reg_op1 <= cpuregs_rs1;
  1561. dbg_rs1val <= cpuregs_rs1;
  1562. dbg_rs1val_valid <= 1;
  1563. cpu_state <= cpu_state_ldmem;
  1564. mem_do_rinst <= 1;
  1565. end
  1566. is_slli_srli_srai && !BARREL_SHIFTER: begin
  1567. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1568. reg_op1 <= cpuregs_rs1;
  1569. dbg_rs1val <= cpuregs_rs1;
  1570. dbg_rs1val_valid <= 1;
  1571. reg_sh <= decoded_rs2;
  1572. cpu_state <= cpu_state_shift;
  1573. end
  1574. is_jalr_addi_slti_sltiu_xori_ori_andi_addqxi, is_slli_srli_srai && BARREL_SHIFTER: begin
  1575. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1576. reg_op1 <= cpuregs_rs1;
  1577. dbg_rs1val <= cpuregs_rs1;
  1578. dbg_rs1val_valid <= 1;
  1579. reg_op2 <= is_slli_srli_srai && BARREL_SHIFTER ? decoded_rs2 : decoded_imm;
  1580. if (TWO_CYCLE_ALU)
  1581. alu_wait <= 1;
  1582. else
  1583. mem_do_rinst <= mem_do_prefetch;
  1584. cpu_state <= cpu_state_exec;
  1585. end
  1586. default: begin
  1587. `debug($display("LD_RS1: %2d 0x%08x", decoded_rs1, cpuregs_rs1);)
  1588. reg_op1 <= cpuregs_rs1;
  1589. dbg_rs1val <= cpuregs_rs1;
  1590. dbg_rs1val_valid <= 1;
  1591. if (ENABLE_REGS_DUALPORT) begin
  1592. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1593. reg_sh <= cpuregs_rs2;
  1594. reg_op2 <= cpuregs_rs2;
  1595. dbg_rs2val <= cpuregs_rs2;
  1596. dbg_rs2val_valid <= 1;
  1597. (* parallel_case *)
  1598. case (1'b1)
  1599. is_sb_sh_sw: begin
  1600. cpu_state <= cpu_state_stmem;
  1601. mem_do_rinst <= 1;
  1602. end
  1603. is_sll_srl_sra && !BARREL_SHIFTER: begin
  1604. cpu_state <= cpu_state_shift;
  1605. end
  1606. default: begin
  1607. if (TWO_CYCLE_ALU || (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu)) begin
  1608. alu_wait_2 <= TWO_CYCLE_ALU && (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu);
  1609. alu_wait <= 1;
  1610. end else
  1611. mem_do_rinst <= mem_do_prefetch;
  1612. cpu_state <= cpu_state_exec;
  1613. end
  1614. endcase
  1615. end else
  1616. cpu_state <= cpu_state_ld_rs2;
  1617. end
  1618. endcase
  1619. end
  1620. cpu_state_ld_rs2: begin
  1621. `debug($display("LD_RS2: %2d 0x%08x", decoded_rs2, cpuregs_rs2);)
  1622. reg_sh <= cpuregs_rs2;
  1623. reg_op2 <= cpuregs_rs2;
  1624. dbg_rs2val <= cpuregs_rs2;
  1625. dbg_rs2val_valid <= 1;
  1626. (* parallel_case *)
  1627. case (1'b1)
  1628. WITH_PCPI && instr_trap: begin
  1629. pcpi_valid <= 1;
  1630. if (pcpi_int_ready) begin
  1631. mem_do_rinst <= 1;
  1632. pcpi_valid <= 0;
  1633. reg_out <= pcpi_int_rd;
  1634. latched_store <= pcpi_int_wr;
  1635. cpu_state <= cpu_state_fetch;
  1636. end else
  1637. if (CATCH_ILLINSN && (pcpi_timeout || instr_ecall_ebreak)) begin
  1638. pcpi_valid <= 0;
  1639. `debug($display("EBREAK OR UNSUPPORTED INSN AT 0x%08x", reg_pc);)
  1640. if (ENABLE_IRQ && !irq_mask[irq_ebreak] && !irq_active) begin
  1641. next_irq_pending[irq_ebreak] = 1;
  1642. cpu_state <= cpu_state_fetch;
  1643. end else
  1644. cpu_state <= cpu_state_trap;
  1645. end
  1646. end
  1647. is_sb_sh_sw: begin
  1648. cpu_state <= cpu_state_stmem;
  1649. mem_do_rinst <= 1;
  1650. end
  1651. is_sll_srl_sra && !BARREL_SHIFTER: begin
  1652. cpu_state <= cpu_state_shift;
  1653. end
  1654. default: begin
  1655. if (TWO_CYCLE_ALU || (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu)) begin
  1656. alu_wait_2 <= TWO_CYCLE_ALU && (TWO_CYCLE_COMPARE && is_beq_bne_blt_bge_bltu_bgeu);
  1657. alu_wait <= 1;
  1658. end else
  1659. mem_do_rinst <= mem_do_prefetch;
  1660. cpu_state <= cpu_state_exec;
  1661. end
  1662. endcase
  1663. end
  1664. cpu_state_exec: begin
  1665. reg_out <= reg_pc + decoded_imm;
  1666. if ((TWO_CYCLE_ALU || TWO_CYCLE_COMPARE) && (alu_wait || alu_wait_2)) begin
  1667. mem_do_rinst <= mem_do_prefetch && !alu_wait_2;
  1668. alu_wait <= alu_wait_2;
  1669. end else
  1670. if (is_beq_bne_blt_bge_bltu_bgeu) begin
  1671. latched_rd <= 0;
  1672. latched_store <= TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0;
  1673. latched_branch <= TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0;
  1674. if (mem_done)
  1675. cpu_state <= cpu_state_fetch;
  1676. if (TWO_CYCLE_COMPARE ? alu_out_0_q : alu_out_0) begin
  1677. decoder_trigger <= 0;
  1678. set_mem_do_rinst = 1;
  1679. end
  1680. end else begin
  1681. latched_branch <= instr_jalr;
  1682. latched_store <= 1;
  1683. latched_stalu <= 1;
  1684. cpu_state <= cpu_state_fetch;
  1685. end
  1686. end
  1687. cpu_state_shift: begin
  1688. latched_store <= 1;
  1689. if (reg_sh == 0) begin
  1690. reg_out <= reg_op1;
  1691. mem_do_rinst <= mem_do_prefetch;
  1692. cpu_state <= cpu_state_fetch;
  1693. end else if (TWO_STAGE_SHIFT && reg_sh >= 4) begin
  1694. (* parallel_case, full_case *)
  1695. case (1'b1)
  1696. instr_slli || instr_sll: reg_op1 <= reg_op1 << 4;
  1697. instr_srli || instr_srl: reg_op1 <= reg_op1 >> 4;
  1698. instr_srai || instr_sra: reg_op1 <= $signed(reg_op1) >>> 4;
  1699. endcase
  1700. reg_sh <= reg_sh - 4;
  1701. end else begin
  1702. (* parallel_case, full_case *)
  1703. case (1'b1)
  1704. instr_slli || instr_sll: reg_op1 <= reg_op1 << 1;
  1705. instr_srli || instr_srl: reg_op1 <= reg_op1 >> 1;
  1706. instr_srai || instr_sra: reg_op1 <= $signed(reg_op1) >>> 1;
  1707. endcase
  1708. reg_sh <= reg_sh - 1;
  1709. end
  1710. end
  1711. cpu_state_stmem: begin
  1712. if (ENABLE_TRACE)
  1713. reg_out <= reg_op2;
  1714. if (!mem_do_prefetch || mem_done) begin
  1715. if (!mem_do_wdata) begin
  1716. (* parallel_case, full_case *)
  1717. case (1'b1)
  1718. instr_sb: mem_wordsize <= 2;
  1719. instr_sh: mem_wordsize <= 1;
  1720. instr_sw: mem_wordsize <= 0;
  1721. endcase
  1722. if (ENABLE_TRACE) begin
  1723. trace_valid <= 1;
  1724. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_ADDR | ((reg_op1 + decoded_imm) & 32'hffffffff);
  1725. end
  1726. reg_op1 <= reg_op1 + decoded_imm;
  1727. set_mem_do_wdata = 1;
  1728. end
  1729. if (!mem_do_prefetch && mem_done) begin
  1730. cpu_state <= cpu_state_fetch;
  1731. decoder_trigger <= 1;
  1732. decoder_pseudo_trigger <= 1;
  1733. end
  1734. end
  1735. end
  1736. cpu_state_ldmem: begin
  1737. latched_store <= 1;
  1738. if (!mem_do_prefetch || mem_done) begin
  1739. if (!mem_do_rdata) begin
  1740. (* parallel_case, full_case *)
  1741. case (1'b1)
  1742. instr_lb || instr_lbu: mem_wordsize <= 2;
  1743. instr_lh || instr_lhu: mem_wordsize <= 1;
  1744. instr_lw: mem_wordsize <= 0;
  1745. endcase
  1746. latched_is_lu <= is_lbu_lhu_lw;
  1747. latched_is_lh <= instr_lh;
  1748. latched_is_lb <= instr_lb;
  1749. if (ENABLE_TRACE) begin
  1750. trace_valid <= 1;
  1751. trace_data <= (irq_active ? TRACE_IRQ : 0) | TRACE_ADDR | ((reg_op1 + decoded_imm) & 32'hffffffff);
  1752. end
  1753. reg_op1 <= reg_op1 + decoded_imm;
  1754. set_mem_do_rdata = 1;
  1755. end
  1756. if (!mem_do_prefetch && mem_done) begin
  1757. (* parallel_case, full_case *)
  1758. case (1'b1)
  1759. latched_is_lu: reg_out <= mem_rdata_word;
  1760. latched_is_lh: reg_out <= $signed(mem_rdata_word[15:0]);
  1761. latched_is_lb: reg_out <= $signed(mem_rdata_word[7:0]);
  1762. endcase
  1763. decoder_trigger <= 1;
  1764. decoder_pseudo_trigger <= 1;
  1765. cpu_state <= cpu_state_fetch;
  1766. end
  1767. end
  1768. end
  1769. endcase
  1770. if (ENABLE_IRQ) begin
  1771. next_irq_pending = next_irq_pending | irq;
  1772. if(ENABLE_IRQ_TIMER && timer)
  1773. if (timer - 1 == 0)
  1774. next_irq_pending[irq_timer] = 1;
  1775. end
  1776. if (CATCH_MISALIGN && resetn && (mem_do_rdata || mem_do_wdata)) begin
  1777. if (mem_wordsize == 0 && reg_op1[1:0] != 0) begin
  1778. `debug($display("MISALIGNED WORD: 0x%08x", reg_op1);)
  1779. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1780. next_irq_pending[irq_buserror] = 1;
  1781. end else
  1782. cpu_state <= cpu_state_trap;
  1783. end
  1784. if (mem_wordsize == 1 && reg_op1[0] != 0) begin
  1785. `debug($display("MISALIGNED HALFWORD: 0x%08x", reg_op1);)
  1786. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1787. next_irq_pending[irq_buserror] = 1;
  1788. end else
  1789. cpu_state <= cpu_state_trap;
  1790. end
  1791. end
  1792. if (CATCH_MISALIGN && resetn && mem_do_rinst && (COMPRESSED_ISA ? reg_pc[0] : |reg_pc[1:0])) begin
  1793. `debug($display("MISALIGNED INSTRUCTION: 0x%08x", reg_pc);)
  1794. if (ENABLE_IRQ && !irq_mask[irq_buserror] && !irq_active) begin
  1795. next_irq_pending[irq_buserror] = 1;
  1796. end else
  1797. cpu_state <= cpu_state_trap;
  1798. end
  1799. if (!CATCH_ILLINSN && decoder_trigger_q && !decoder_pseudo_trigger_q && instr_ecall_ebreak) begin
  1800. cpu_state <= cpu_state_trap;
  1801. end
  1802. if (!resetn || mem_done) begin
  1803. mem_do_prefetch <= 0;
  1804. mem_do_rinst <= 0;
  1805. mem_do_rdata <= 0;
  1806. mem_do_wdata <= 0;
  1807. end
  1808. if (set_mem_do_rinst)
  1809. mem_do_rinst <= 1;
  1810. if (set_mem_do_rdata)
  1811. mem_do_rdata <= 1;
  1812. if (set_mem_do_wdata)
  1813. mem_do_wdata <= 1;
  1814. irq_pending <= next_irq_pending & ~MASKED_IRQ;
  1815. if (!CATCH_MISALIGN) begin
  1816. if (COMPRESSED_ISA) begin
  1817. reg_pc[0] <= 0;
  1818. reg_next_pc[0] <= 0;
  1819. end else begin
  1820. reg_pc[1:0] <= 0;
  1821. reg_next_pc[1:0] <= 0;
  1822. end
  1823. end
  1824. current_pc = 'bx;
  1825. end
  1826. `ifdef RISCV_FORMAL
  1827. reg dbg_irq_call;
  1828. reg dbg_irq_enter;
  1829. reg [31:0] dbg_irq_ret;
  1830. always @(posedge clk) begin
  1831. rvfi_valid <= resetn && (launch_next_insn || trap) && dbg_valid_insn;
  1832. rvfi_order <= resetn ? rvfi_order + rvfi_valid : 0;
  1833. rvfi_insn <= dbg_insn_opcode;
  1834. rvfi_rs1_addr <= dbg_rs1val_valid ? dbg_insn_rs1 : 0;
  1835. rvfi_rs2_addr <= dbg_rs2val_valid ? dbg_insn_rs2 : 0;
  1836. rvfi_pc_rdata <= dbg_insn_addr;
  1837. rvfi_rs1_rdata <= dbg_rs1val_valid ? dbg_rs1val : 0;
  1838. rvfi_rs2_rdata <= dbg_rs2val_valid ? dbg_rs2val : 0;
  1839. rvfi_trap <= trap;
  1840. rvfi_halt <= trap;
  1841. rvfi_intr <= dbg_irq_enter;
  1842. rvfi_mode <= 3;
  1843. rvfi_ixl <= 1;
  1844. if (!resetn) begin
  1845. dbg_irq_call <= 0;
  1846. dbg_irq_enter <= 0;
  1847. end else
  1848. if (rvfi_valid) begin
  1849. dbg_irq_call <= 0;
  1850. dbg_irq_enter <= dbg_irq_call;
  1851. end else
  1852. if (irq_state == 1) begin
  1853. dbg_irq_call <= 1;
  1854. dbg_irq_ret <= next_pc;
  1855. end
  1856. if (!resetn) begin
  1857. rvfi_rd_addr <= 0;
  1858. rvfi_rd_wdata <= 0;
  1859. end else
  1860. if (cpuregs_write && !irq_state) begin
  1861. `ifdef PICORV32_TESTBUG_003
  1862. rvfi_rd_addr <= latched_rd ^ 1;
  1863. `else
  1864. rvfi_rd_addr <= latched_rd;
  1865. `endif
  1866. `ifdef PICORV32_TESTBUG_004
  1867. rvfi_rd_wdata <= latched_rd ? cpuregs_wrdata ^ 1 : 0;
  1868. `else
  1869. rvfi_rd_wdata <= latched_rd ? cpuregs_wrdata : 0;
  1870. `endif
  1871. end else
  1872. if (rvfi_valid) begin
  1873. rvfi_rd_addr <= 0;
  1874. rvfi_rd_wdata <= 0;
  1875. end
  1876. casez (dbg_insn_opcode)
  1877. /* hpa: XXX: update this */
  1878. 32'b 0000000_?????_000??_???_?????_0001011: begin // getq
  1879. rvfi_rs1_addr <= 0;
  1880. rvfi_rs1_rdata <= 0;
  1881. end
  1882. 32'b 0000001_?????_?????_???_000??_0001011: begin // setq
  1883. rvfi_rd_addr <= 0;
  1884. rvfi_rd_wdata <= 0;
  1885. end
  1886. 32'b 0000010_?????_00000_???_00000_0001011: begin // retirq
  1887. rvfi_rs1_addr <= 0;
  1888. rvfi_rs1_rdata <= 0;
  1889. end
  1890. endcase
  1891. if (!dbg_irq_call) begin
  1892. if (dbg_mem_instr) begin
  1893. rvfi_mem_addr <= 0;
  1894. rvfi_mem_rmask <= 0;
  1895. rvfi_mem_wmask <= 0;
  1896. rvfi_mem_rdata <= 0;
  1897. rvfi_mem_wdata <= 0;
  1898. end else
  1899. if (dbg_mem_valid && dbg_mem_ready) begin
  1900. rvfi_mem_addr <= dbg_mem_addr;
  1901. rvfi_mem_rmask <= dbg_mem_wstrb ? 0 : ~0;
  1902. rvfi_mem_wmask <= dbg_mem_wstrb;
  1903. rvfi_mem_rdata <= dbg_mem_rdata;
  1904. rvfi_mem_wdata <= dbg_mem_wdata;
  1905. end
  1906. end
  1907. end
  1908. always @* begin
  1909. `ifdef PICORV32_TESTBUG_005
  1910. rvfi_pc_wdata = (dbg_irq_call ? dbg_irq_ret : dbg_insn_addr) ^ 4;
  1911. `else
  1912. rvfi_pc_wdata = dbg_irq_call ? dbg_irq_ret : dbg_insn_addr;
  1913. `endif
  1914. rvfi_csr_mcycle_rmask = 0;
  1915. rvfi_csr_mcycle_wmask = 0;
  1916. rvfi_csr_mcycle_rdata = 0;
  1917. rvfi_csr_mcycle_wdata = 0;
  1918. rvfi_csr_minstret_rmask = 0;
  1919. rvfi_csr_minstret_wmask = 0;
  1920. rvfi_csr_minstret_rdata = 0;
  1921. rvfi_csr_minstret_wdata = 0;
  1922. if (rvfi_valid && rvfi_insn[6:0] == 7'b 1110011 && rvfi_insn[13:12] == 3'b010) begin
  1923. if (rvfi_insn[31:20] == 12'h C00) begin
  1924. rvfi_csr_mcycle_rmask = 64'h 0000_0000_FFFF_FFFF;
  1925. rvfi_csr_mcycle_rdata = {32'h 0000_0000, rvfi_rd_wdata};
  1926. end
  1927. if (rvfi_insn[31:20] == 12'h C80) begin
  1928. rvfi_csr_mcycle_rmask = 64'h FFFF_FFFF_0000_0000;
  1929. rvfi_csr_mcycle_rdata = {rvfi_rd_wdata, 32'h 0000_0000};
  1930. end
  1931. if (rvfi_insn[31:20] == 12'h C02) begin
  1932. rvfi_csr_minstret_rmask = 64'h 0000_0000_FFFF_FFFF;
  1933. rvfi_csr_minstret_rdata = {32'h 0000_0000, rvfi_rd_wdata};
  1934. end
  1935. if (rvfi_insn[31:20] == 12'h C82) begin
  1936. rvfi_csr_minstret_rmask = 64'h FFFF_FFFF_0000_0000;
  1937. rvfi_csr_minstret_rdata = {rvfi_rd_wdata, 32'h 0000_0000};
  1938. end
  1939. end
  1940. end
  1941. `endif
  1942. // Formal Verification
  1943. `ifdef FORMAL
  1944. reg [3:0] last_mem_nowait;
  1945. always @(posedge clk)
  1946. last_mem_nowait <= {last_mem_nowait, mem_ready || !mem_valid};
  1947. // stall the memory interface for max 4 cycles
  1948. restrict property (|last_mem_nowait || mem_ready || !mem_valid);
  1949. // resetn low in first cycle, after that resetn high
  1950. restrict property (resetn != $initstate);
  1951. // this just makes it much easier to read traces. uncomment as needed.
  1952. // assume property (mem_valid || !mem_ready);
  1953. reg ok;
  1954. always @* begin
  1955. if (resetn) begin
  1956. // instruction fetches are read-only
  1957. if (mem_valid && mem_instr)
  1958. assert (mem_wstrb == 0);
  1959. // cpu_state must be valid
  1960. ok = 0;
  1961. if (cpu_state == cpu_state_trap) ok = 1;
  1962. if (cpu_state == cpu_state_fetch) ok = 1;
  1963. if (cpu_state == cpu_state_ld_rs1) ok = 1;
  1964. if (cpu_state == cpu_state_ld_rs2) ok = !ENABLE_REGS_DUALPORT;
  1965. if (cpu_state == cpu_state_exec) ok = 1;
  1966. if (cpu_state == cpu_state_shift) ok = 1;
  1967. if (cpu_state == cpu_state_stmem) ok = 1;
  1968. if (cpu_state == cpu_state_ldmem) ok = 1;
  1969. assert (ok);
  1970. end
  1971. end
  1972. reg last_mem_la_read = 0;
  1973. reg last_mem_la_write = 0;
  1974. reg [31:0] last_mem_la_addr;
  1975. reg [31:0] last_mem_la_wdata;
  1976. reg [3:0] last_mem_la_wstrb = 0;
  1977. always @(posedge clk) begin
  1978. last_mem_la_read <= mem_la_read;
  1979. last_mem_la_write <= mem_la_write;
  1980. last_mem_la_addr <= mem_la_addr;
  1981. last_mem_la_wdata <= mem_la_wdata;
  1982. last_mem_la_wstrb <= mem_la_wstrb;
  1983. if (last_mem_la_read) begin
  1984. assert(mem_valid);
  1985. assert(mem_addr == last_mem_la_addr);
  1986. assert(mem_wstrb == 0);
  1987. end
  1988. if (last_mem_la_write) begin
  1989. assert(mem_valid);
  1990. assert(mem_addr == last_mem_la_addr);
  1991. assert(mem_wdata == last_mem_la_wdata);
  1992. assert(mem_wstrb == last_mem_la_wstrb);
  1993. end
  1994. if (mem_la_read || mem_la_write) begin
  1995. assert(!mem_valid || mem_ready);
  1996. end
  1997. end
  1998. `endif
  1999. endmodule
  2000. // This is a simple example implementation of PICORV32_REGS.
  2001. // Use the PICORV32_REGS mechanism if you want to use custom
  2002. // memory resources to implement the processor register file.
  2003. // Note that your implementation must match the requirements of
  2004. // the PicoRV32 configuration. (e.g. QREGS, etc)
  2005. module picorv32_regs (
  2006. input clk, wen,
  2007. input [5:0] waddr,
  2008. input [5:0] raddr1,
  2009. input [5:0] raddr2,
  2010. input [31:0] wdata,
  2011. output [31:0] rdata1,
  2012. output [31:0] rdata2
  2013. );
  2014. reg [31:0] regs [0:30];
  2015. always @(posedge clk)
  2016. if (wen) regs[~waddr[4:0]] <= wdata;
  2017. assign rdata1 = regs[~raddr1[4:0]];
  2018. assign rdata2 = regs[~raddr2[4:0]];
  2019. endmodule
  2020. /***************************************************************
  2021. * picorv32_pcpi_mul
  2022. ***************************************************************/
  2023. module picorv32_pcpi_mul #(
  2024. parameter STEPS_AT_ONCE = 1,
  2025. parameter CARRY_CHAIN = 4
  2026. ) (
  2027. input clk, resetn,
  2028. input pcpi_valid,
  2029. input [31:0] pcpi_insn,
  2030. input [31:0] pcpi_rs1,
  2031. input [31:0] pcpi_rs2,
  2032. output reg pcpi_wr,
  2033. output reg [31:0] pcpi_rd,
  2034. output reg pcpi_wait,
  2035. output reg pcpi_ready
  2036. );
  2037. reg instr_mul, instr_mulh, instr_mulhsu, instr_mulhu;
  2038. wire instr_any_mul = |{instr_mul, instr_mulh, instr_mulhsu, instr_mulhu};
  2039. wire instr_any_mulh = |{instr_mulh, instr_mulhsu, instr_mulhu};
  2040. wire instr_rs1_signed = |{instr_mulh, instr_mulhsu};
  2041. wire instr_rs2_signed = |{instr_mulh};
  2042. reg pcpi_wait_q;
  2043. wire mul_start = pcpi_wait && !pcpi_wait_q;
  2044. always @(posedge clk) begin
  2045. instr_mul <= 0;
  2046. instr_mulh <= 0;
  2047. instr_mulhsu <= 0;
  2048. instr_mulhu <= 0;
  2049. if (resetn && pcpi_valid && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001) begin
  2050. case (pcpi_insn[14:12])
  2051. 3'b000: instr_mul <= 1;
  2052. 3'b001: instr_mulh <= 1;
  2053. 3'b010: instr_mulhsu <= 1;
  2054. 3'b011: instr_mulhu <= 1;
  2055. endcase
  2056. end
  2057. pcpi_wait <= instr_any_mul;
  2058. pcpi_wait_q <= pcpi_wait;
  2059. end
  2060. reg [63:0] rs1, rs2, rd, rdx;
  2061. reg [63:0] next_rs1, next_rs2, this_rs2;
  2062. reg [63:0] next_rd, next_rdx, next_rdt;
  2063. reg [6:0] mul_counter;
  2064. reg mul_waiting;
  2065. reg mul_finish;
  2066. integer i, j;
  2067. // carry save accumulator
  2068. always @* begin
  2069. next_rd = rd;
  2070. next_rdx = rdx;
  2071. next_rs1 = rs1;
  2072. next_rs2 = rs2;
  2073. for (i = 0; i < STEPS_AT_ONCE; i=i+1) begin
  2074. this_rs2 = next_rs1[0] ? next_rs2 : 0;
  2075. if (CARRY_CHAIN == 0) begin
  2076. next_rdt = next_rd ^ next_rdx ^ this_rs2;
  2077. next_rdx = ((next_rd & next_rdx) | (next_rd & this_rs2) | (next_rdx & this_rs2)) << 1;
  2078. next_rd = next_rdt;
  2079. end else begin
  2080. next_rdt = 0;
  2081. for (j = 0; j < 64; j = j + CARRY_CHAIN)
  2082. {next_rdt[j+CARRY_CHAIN-1], next_rd[j +: CARRY_CHAIN]} =
  2083. next_rd[j +: CARRY_CHAIN] + next_rdx[j +: CARRY_CHAIN] + this_rs2[j +: CARRY_CHAIN];
  2084. next_rdx = next_rdt << 1;
  2085. end
  2086. next_rs1 = next_rs1 >> 1;
  2087. next_rs2 = next_rs2 << 1;
  2088. end
  2089. end
  2090. always @(posedge clk) begin
  2091. mul_finish <= 0;
  2092. if (!resetn) begin
  2093. mul_waiting <= 1;
  2094. end else
  2095. if (mul_waiting) begin
  2096. if (instr_rs1_signed)
  2097. rs1 <= $signed(pcpi_rs1);
  2098. else
  2099. rs1 <= $unsigned(pcpi_rs1);
  2100. if (instr_rs2_signed)
  2101. rs2 <= $signed(pcpi_rs2);
  2102. else
  2103. rs2 <= $unsigned(pcpi_rs2);
  2104. rd <= 0;
  2105. rdx <= 0;
  2106. mul_counter <= (instr_any_mulh ? 63 - STEPS_AT_ONCE : 31 - STEPS_AT_ONCE);
  2107. mul_waiting <= !mul_start;
  2108. end else begin
  2109. rd <= next_rd;
  2110. rdx <= next_rdx;
  2111. rs1 <= next_rs1;
  2112. rs2 <= next_rs2;
  2113. mul_counter <= mul_counter - STEPS_AT_ONCE;
  2114. if (mul_counter[6]) begin
  2115. mul_finish <= 1;
  2116. mul_waiting <= 1;
  2117. end
  2118. end
  2119. end
  2120. always @(posedge clk) begin
  2121. pcpi_wr <= 0;
  2122. pcpi_ready <= 0;
  2123. if (mul_finish && resetn) begin
  2124. pcpi_wr <= 1;
  2125. pcpi_ready <= 1;
  2126. pcpi_rd <= instr_any_mulh ? rd >> 32 : rd;
  2127. end
  2128. end
  2129. endmodule
  2130. module picorv32_pcpi_fast_mul #(
  2131. parameter EXTRA_MUL_FFS = 0,
  2132. parameter EXTRA_INSN_FFS = 0,
  2133. parameter MUL_CLKGATE = 0
  2134. ) (
  2135. input clk, resetn,
  2136. input pcpi_valid,
  2137. input [31:0] pcpi_insn,
  2138. input [31:0] pcpi_rs1,
  2139. input [31:0] pcpi_rs2,
  2140. output pcpi_wr,
  2141. output [31:0] pcpi_rd,
  2142. output pcpi_wait,
  2143. output pcpi_ready
  2144. );
  2145. reg instr_mul, instr_mulh, instr_mulhsu, instr_mulhu;
  2146. wire instr_any_mul = |{instr_mul, instr_mulh, instr_mulhsu, instr_mulhu};
  2147. wire instr_any_mulh = |{instr_mulh, instr_mulhsu, instr_mulhu};
  2148. wire instr_rs1_signed = |{instr_mulh, instr_mulhsu};
  2149. wire instr_rs2_signed = |{instr_mulh};
  2150. reg shift_out;
  2151. reg [3:0] active;
  2152. reg [32:0] rs1, rs2, rs1_q, rs2_q;
  2153. reg [63:0] rd, rd_q;
  2154. wire pcpi_insn_valid = pcpi_valid && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001;
  2155. reg pcpi_insn_valid_q;
  2156. always @* begin
  2157. instr_mul = 0;
  2158. instr_mulh = 0;
  2159. instr_mulhsu = 0;
  2160. instr_mulhu = 0;
  2161. if (resetn && (EXTRA_INSN_FFS ? pcpi_insn_valid_q : pcpi_insn_valid)) begin
  2162. case (pcpi_insn[14:12])
  2163. 3'b000: instr_mul = 1;
  2164. 3'b001: instr_mulh = 1;
  2165. 3'b010: instr_mulhsu = 1;
  2166. 3'b011: instr_mulhu = 1;
  2167. endcase
  2168. end
  2169. end
  2170. always @(posedge clk) begin
  2171. pcpi_insn_valid_q <= pcpi_insn_valid;
  2172. if (!MUL_CLKGATE || active[0]) begin
  2173. rs1_q <= rs1;
  2174. rs2_q <= rs2;
  2175. end
  2176. if (!MUL_CLKGATE || active[1]) begin
  2177. rd <= $signed(EXTRA_MUL_FFS ? rs1_q : rs1) * $signed(EXTRA_MUL_FFS ? rs2_q : rs2);
  2178. end
  2179. if (!MUL_CLKGATE || active[2]) begin
  2180. rd_q <= rd;
  2181. end
  2182. end
  2183. always @(posedge clk) begin
  2184. if (instr_any_mul && !(EXTRA_MUL_FFS ? active[3:0] : active[1:0])) begin
  2185. if (instr_rs1_signed)
  2186. rs1 <= $signed(pcpi_rs1);
  2187. else
  2188. rs1 <= $unsigned(pcpi_rs1);
  2189. if (instr_rs2_signed)
  2190. rs2 <= $signed(pcpi_rs2);
  2191. else
  2192. rs2 <= $unsigned(pcpi_rs2);
  2193. active[0] <= 1;
  2194. end else begin
  2195. active[0] <= 0;
  2196. end
  2197. active[3:1] <= active;
  2198. shift_out <= instr_any_mulh;
  2199. if (!resetn)
  2200. active <= 0;
  2201. end
  2202. assign pcpi_wr = active[EXTRA_MUL_FFS ? 3 : 1];
  2203. assign pcpi_wait = 0;
  2204. assign pcpi_ready = active[EXTRA_MUL_FFS ? 3 : 1];
  2205. `ifdef RISCV_FORMAL_ALTOPS
  2206. assign pcpi_rd =
  2207. instr_mul ? (pcpi_rs1 + pcpi_rs2) ^ 32'h5876063e :
  2208. instr_mulh ? (pcpi_rs1 + pcpi_rs2) ^ 32'hf6583fb7 :
  2209. instr_mulhsu ? (pcpi_rs1 - pcpi_rs2) ^ 32'hecfbe137 :
  2210. instr_mulhu ? (pcpi_rs1 + pcpi_rs2) ^ 32'h949ce5e8 : 1'bx;
  2211. `else
  2212. assign pcpi_rd = shift_out ? (EXTRA_MUL_FFS ? rd_q : rd) >> 32 : (EXTRA_MUL_FFS ? rd_q : rd);
  2213. `endif
  2214. endmodule
  2215. /***************************************************************
  2216. * picorv32_pcpi_div
  2217. ***************************************************************/
  2218. module picorv32_pcpi_div (
  2219. input clk, resetn,
  2220. input pcpi_valid,
  2221. input [31:0] pcpi_insn,
  2222. input [31:0] pcpi_rs1,
  2223. input [31:0] pcpi_rs2,
  2224. output reg pcpi_wr,
  2225. output reg [31:0] pcpi_rd,
  2226. output reg pcpi_wait,
  2227. output reg pcpi_ready
  2228. );
  2229. reg instr_div, instr_divu, instr_rem, instr_remu;
  2230. wire instr_any_div_rem = |{instr_div, instr_divu, instr_rem, instr_remu};
  2231. reg pcpi_wait_q;
  2232. wire start = pcpi_wait && !pcpi_wait_q;
  2233. always @(posedge clk) begin
  2234. instr_div <= 0;
  2235. instr_divu <= 0;
  2236. instr_rem <= 0;
  2237. instr_remu <= 0;
  2238. if (resetn && pcpi_valid && !pcpi_ready && pcpi_insn[6:0] == 7'b0110011 && pcpi_insn[31:25] == 7'b0000001) begin
  2239. case (pcpi_insn[14:12])
  2240. 3'b100: instr_div <= 1;
  2241. 3'b101: instr_divu <= 1;
  2242. 3'b110: instr_rem <= 1;
  2243. 3'b111: instr_remu <= 1;
  2244. endcase
  2245. end
  2246. pcpi_wait <= instr_any_div_rem && resetn;
  2247. pcpi_wait_q <= pcpi_wait && resetn;
  2248. end
  2249. reg [31:0] dividend;
  2250. reg [62:0] divisor;
  2251. reg [31:0] quotient;
  2252. reg [31:0] quotient_msk;
  2253. reg running;
  2254. reg outsign;
  2255. always @(posedge clk) begin
  2256. pcpi_ready <= 0;
  2257. pcpi_wr <= 0;
  2258. pcpi_rd <= 'bx;
  2259. if (!resetn) begin
  2260. running <= 0;
  2261. end else
  2262. if (start) begin
  2263. running <= 1;
  2264. dividend <= (instr_div || instr_rem) && pcpi_rs1[31] ? -pcpi_rs1 : pcpi_rs1;
  2265. divisor <= ((instr_div || instr_rem) && pcpi_rs2[31] ? -pcpi_rs2 : pcpi_rs2) << 31;
  2266. outsign <= (instr_div && (pcpi_rs1[31] != pcpi_rs2[31]) && |pcpi_rs2) || (instr_rem && pcpi_rs1[31]);
  2267. quotient <= 0;
  2268. quotient_msk <= 1 << 31;
  2269. end else
  2270. if (!quotient_msk && running) begin
  2271. running <= 0;
  2272. pcpi_ready <= 1;
  2273. pcpi_wr <= 1;
  2274. `ifdef RISCV_FORMAL_ALTOPS
  2275. case (1)
  2276. instr_div: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h7f8529ec;
  2277. instr_divu: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h10e8fd70;
  2278. instr_rem: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h8da68fa5;
  2279. instr_remu: pcpi_rd <= (pcpi_rs1 - pcpi_rs2) ^ 32'h3138d0e1;
  2280. endcase
  2281. `else
  2282. if (instr_div || instr_divu)
  2283. pcpi_rd <= outsign ? -quotient : quotient;
  2284. else
  2285. pcpi_rd <= outsign ? -dividend : dividend;
  2286. `endif
  2287. end else begin
  2288. if (divisor <= dividend) begin
  2289. dividend <= dividend - divisor;
  2290. quotient <= quotient | quotient_msk;
  2291. end
  2292. divisor <= divisor >> 1;
  2293. `ifdef RISCV_FORMAL_ALTOPS
  2294. quotient_msk <= quotient_msk >> 5;
  2295. `else
  2296. quotient_msk <= quotient_msk >> 1;
  2297. `endif
  2298. end
  2299. end
  2300. endmodule
  2301. /***************************************************************
  2302. * picorv32_axi
  2303. ***************************************************************/
  2304. module picorv32_axi #(
  2305. parameter [ 0:0] ENABLE_COUNTERS = 1,
  2306. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  2307. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  2308. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  2309. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  2310. parameter [ 0:0] BARREL_SHIFTER = 0,
  2311. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  2312. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  2313. parameter [ 0:0] COMPRESSED_ISA = 0,
  2314. parameter [ 0:0] CATCH_MISALIGN = 1,
  2315. parameter [ 0:0] CATCH_ILLINSN = 1,
  2316. parameter [ 0:0] ENABLE_PCPI = 0,
  2317. parameter [ 0:0] ENABLE_MUL = 0,
  2318. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  2319. parameter [ 0:0] ENABLE_DIV = 0,
  2320. parameter [ 0:0] ENABLE_IRQ = 0,
  2321. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  2322. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  2323. parameter [ 0:0] ENABLE_TRACE = 0,
  2324. parameter [ 0:0] REGS_INIT_ZERO = 0,
  2325. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  2326. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  2327. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  2328. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  2329. parameter [31:0] STACKADDR = 32'h ffff_ffff
  2330. ) (
  2331. input clk, resetn,
  2332. output trap,
  2333. // AXI4-lite master memory interface
  2334. output mem_axi_awvalid,
  2335. input mem_axi_awready,
  2336. output [31:0] mem_axi_awaddr,
  2337. output [ 2:0] mem_axi_awprot,
  2338. output mem_axi_wvalid,
  2339. input mem_axi_wready,
  2340. output [31:0] mem_axi_wdata,
  2341. output [ 3:0] mem_axi_wstrb,
  2342. input mem_axi_bvalid,
  2343. output mem_axi_bready,
  2344. output mem_axi_arvalid,
  2345. input mem_axi_arready,
  2346. output [31:0] mem_axi_araddr,
  2347. output [ 2:0] mem_axi_arprot,
  2348. input mem_axi_rvalid,
  2349. output mem_axi_rready,
  2350. input [31:0] mem_axi_rdata,
  2351. // Pico Co-Processor Interface (PCPI)
  2352. output pcpi_valid,
  2353. output [31:0] pcpi_insn,
  2354. output [31:0] pcpi_rs1,
  2355. output [31:0] pcpi_rs2,
  2356. input pcpi_wr,
  2357. input [31:0] pcpi_rd,
  2358. input pcpi_wait,
  2359. input pcpi_ready,
  2360. // IRQ interface
  2361. input [31:0] irq,
  2362. output [31:0] eoi,
  2363. `ifdef RISCV_FORMAL
  2364. output rvfi_valid,
  2365. output [63:0] rvfi_order,
  2366. output [31:0] rvfi_insn,
  2367. output rvfi_trap,
  2368. output rvfi_halt,
  2369. output rvfi_intr,
  2370. output [ 4:0] rvfi_rs1_addr,
  2371. output [ 4:0] rvfi_rs2_addr,
  2372. output [31:0] rvfi_rs1_rdata,
  2373. output [31:0] rvfi_rs2_rdata,
  2374. output [ 4:0] rvfi_rd_addr,
  2375. output [31:0] rvfi_rd_wdata,
  2376. output [31:0] rvfi_pc_rdata,
  2377. output [31:0] rvfi_pc_wdata,
  2378. output [31:0] rvfi_mem_addr,
  2379. output [ 3:0] rvfi_mem_rmask,
  2380. output [ 3:0] rvfi_mem_wmask,
  2381. output [31:0] rvfi_mem_rdata,
  2382. output [31:0] rvfi_mem_wdata,
  2383. `endif
  2384. // Trace Interface
  2385. output trace_valid,
  2386. output [35:0] trace_data
  2387. );
  2388. wire mem_valid;
  2389. wire [31:0] mem_addr;
  2390. wire [31:0] mem_wdata;
  2391. wire [ 3:0] mem_wstrb;
  2392. wire mem_instr;
  2393. wire mem_ready;
  2394. wire [31:0] mem_rdata;
  2395. picorv32_axi_adapter axi_adapter (
  2396. .clk (clk ),
  2397. .resetn (resetn ),
  2398. .mem_axi_awvalid(mem_axi_awvalid),
  2399. .mem_axi_awready(mem_axi_awready),
  2400. .mem_axi_awaddr (mem_axi_awaddr ),
  2401. .mem_axi_awprot (mem_axi_awprot ),
  2402. .mem_axi_wvalid (mem_axi_wvalid ),
  2403. .mem_axi_wready (mem_axi_wready ),
  2404. .mem_axi_wdata (mem_axi_wdata ),
  2405. .mem_axi_wstrb (mem_axi_wstrb ),
  2406. .mem_axi_bvalid (mem_axi_bvalid ),
  2407. .mem_axi_bready (mem_axi_bready ),
  2408. .mem_axi_arvalid(mem_axi_arvalid),
  2409. .mem_axi_arready(mem_axi_arready),
  2410. .mem_axi_araddr (mem_axi_araddr ),
  2411. .mem_axi_arprot (mem_axi_arprot ),
  2412. .mem_axi_rvalid (mem_axi_rvalid ),
  2413. .mem_axi_rready (mem_axi_rready ),
  2414. .mem_axi_rdata (mem_axi_rdata ),
  2415. .mem_valid (mem_valid ),
  2416. .mem_instr (mem_instr ),
  2417. .mem_ready (mem_ready ),
  2418. .mem_addr (mem_addr ),
  2419. .mem_wdata (mem_wdata ),
  2420. .mem_wstrb (mem_wstrb ),
  2421. .mem_rdata (mem_rdata )
  2422. );
  2423. picorv32 #(
  2424. .ENABLE_COUNTERS (ENABLE_COUNTERS ),
  2425. .ENABLE_COUNTERS64 (ENABLE_COUNTERS64 ),
  2426. .ENABLE_REGS_16_31 (ENABLE_REGS_16_31 ),
  2427. .ENABLE_REGS_DUALPORT(ENABLE_REGS_DUALPORT),
  2428. .TWO_STAGE_SHIFT (TWO_STAGE_SHIFT ),
  2429. .BARREL_SHIFTER (BARREL_SHIFTER ),
  2430. .TWO_CYCLE_COMPARE (TWO_CYCLE_COMPARE ),
  2431. .TWO_CYCLE_ALU (TWO_CYCLE_ALU ),
  2432. .COMPRESSED_ISA (COMPRESSED_ISA ),
  2433. .CATCH_MISALIGN (CATCH_MISALIGN ),
  2434. .CATCH_ILLINSN (CATCH_ILLINSN ),
  2435. .ENABLE_PCPI (ENABLE_PCPI ),
  2436. .ENABLE_MUL (ENABLE_MUL ),
  2437. .ENABLE_FAST_MUL (ENABLE_FAST_MUL ),
  2438. .ENABLE_DIV (ENABLE_DIV ),
  2439. .ENABLE_IRQ (ENABLE_IRQ ),
  2440. .ENABLE_IRQ_QREGS (ENABLE_IRQ_QREGS ),
  2441. .ENABLE_IRQ_TIMER (ENABLE_IRQ_TIMER ),
  2442. .ENABLE_TRACE (ENABLE_TRACE ),
  2443. .REGS_INIT_ZERO (REGS_INIT_ZERO ),
  2444. .MASKED_IRQ (MASKED_IRQ ),
  2445. .LATCHED_IRQ (LATCHED_IRQ ),
  2446. .PROGADDR_RESET (PROGADDR_RESET ),
  2447. .PROGADDR_IRQ (PROGADDR_IRQ ),
  2448. .STACKADDR (STACKADDR )
  2449. ) picorv32_core (
  2450. .clk (clk ),
  2451. .resetn (resetn),
  2452. .trap (trap ),
  2453. .mem_valid(mem_valid),
  2454. .mem_addr (mem_addr ),
  2455. .mem_wdata(mem_wdata),
  2456. .mem_wstrb(mem_wstrb),
  2457. .mem_instr(mem_instr),
  2458. .mem_ready(mem_ready),
  2459. .mem_rdata(mem_rdata),
  2460. .pcpi_valid(pcpi_valid),
  2461. .pcpi_insn (pcpi_insn ),
  2462. .pcpi_rs1 (pcpi_rs1 ),
  2463. .pcpi_rs2 (pcpi_rs2 ),
  2464. .pcpi_wr (pcpi_wr ),
  2465. .pcpi_rd (pcpi_rd ),
  2466. .pcpi_wait (pcpi_wait ),
  2467. .pcpi_ready(pcpi_ready),
  2468. .irq(irq),
  2469. .eoi(eoi),
  2470. `ifdef RISCV_FORMAL
  2471. .rvfi_valid (rvfi_valid ),
  2472. .rvfi_order (rvfi_order ),
  2473. .rvfi_insn (rvfi_insn ),
  2474. .rvfi_trap (rvfi_trap ),
  2475. .rvfi_halt (rvfi_halt ),
  2476. .rvfi_intr (rvfi_intr ),
  2477. .rvfi_rs1_addr (rvfi_rs1_addr ),
  2478. .rvfi_rs2_addr (rvfi_rs2_addr ),
  2479. .rvfi_rs1_rdata(rvfi_rs1_rdata),
  2480. .rvfi_rs2_rdata(rvfi_rs2_rdata),
  2481. .rvfi_rd_addr (rvfi_rd_addr ),
  2482. .rvfi_rd_wdata (rvfi_rd_wdata ),
  2483. .rvfi_pc_rdata (rvfi_pc_rdata ),
  2484. .rvfi_pc_wdata (rvfi_pc_wdata ),
  2485. .rvfi_mem_addr (rvfi_mem_addr ),
  2486. .rvfi_mem_rmask(rvfi_mem_rmask),
  2487. .rvfi_mem_wmask(rvfi_mem_wmask),
  2488. .rvfi_mem_rdata(rvfi_mem_rdata),
  2489. .rvfi_mem_wdata(rvfi_mem_wdata),
  2490. `endif
  2491. .trace_valid(trace_valid),
  2492. .trace_data (trace_data)
  2493. );
  2494. endmodule
  2495. /***************************************************************
  2496. * picorv32_axi_adapter
  2497. ***************************************************************/
  2498. module picorv32_axi_adapter (
  2499. input clk, resetn,
  2500. // AXI4-lite master memory interface
  2501. output mem_axi_awvalid,
  2502. input mem_axi_awready,
  2503. output [31:0] mem_axi_awaddr,
  2504. output [ 2:0] mem_axi_awprot,
  2505. output mem_axi_wvalid,
  2506. input mem_axi_wready,
  2507. output [31:0] mem_axi_wdata,
  2508. output [ 3:0] mem_axi_wstrb,
  2509. input mem_axi_bvalid,
  2510. output mem_axi_bready,
  2511. output mem_axi_arvalid,
  2512. input mem_axi_arready,
  2513. output [31:0] mem_axi_araddr,
  2514. output [ 2:0] mem_axi_arprot,
  2515. input mem_axi_rvalid,
  2516. output mem_axi_rready,
  2517. input [31:0] mem_axi_rdata,
  2518. // Native PicoRV32 memory interface
  2519. input mem_valid,
  2520. input mem_instr,
  2521. output mem_ready,
  2522. input [31:0] mem_addr,
  2523. input [31:0] mem_wdata,
  2524. input [ 3:0] mem_wstrb,
  2525. output [31:0] mem_rdata
  2526. );
  2527. reg ack_awvalid;
  2528. reg ack_arvalid;
  2529. reg ack_wvalid;
  2530. reg xfer_done;
  2531. assign mem_axi_awvalid = mem_valid && |mem_wstrb && !ack_awvalid;
  2532. assign mem_axi_awaddr = mem_addr;
  2533. assign mem_axi_awprot = 0;
  2534. assign mem_axi_arvalid = mem_valid && !mem_wstrb && !ack_arvalid;
  2535. assign mem_axi_araddr = mem_addr;
  2536. assign mem_axi_arprot = mem_instr ? 3'b100 : 3'b000;
  2537. assign mem_axi_wvalid = mem_valid && |mem_wstrb && !ack_wvalid;
  2538. assign mem_axi_wdata = mem_wdata;
  2539. assign mem_axi_wstrb = mem_wstrb;
  2540. assign mem_ready = mem_axi_bvalid || mem_axi_rvalid;
  2541. assign mem_axi_bready = mem_valid && |mem_wstrb;
  2542. assign mem_axi_rready = mem_valid && !mem_wstrb;
  2543. assign mem_rdata = mem_axi_rdata;
  2544. always @(posedge clk) begin
  2545. if (!resetn) begin
  2546. ack_awvalid <= 0;
  2547. end else begin
  2548. xfer_done <= mem_valid && mem_ready;
  2549. if (mem_axi_awready && mem_axi_awvalid)
  2550. ack_awvalid <= 1;
  2551. if (mem_axi_arready && mem_axi_arvalid)
  2552. ack_arvalid <= 1;
  2553. if (mem_axi_wready && mem_axi_wvalid)
  2554. ack_wvalid <= 1;
  2555. if (xfer_done || !mem_valid) begin
  2556. ack_awvalid <= 0;
  2557. ack_arvalid <= 0;
  2558. ack_wvalid <= 0;
  2559. end
  2560. end
  2561. end
  2562. endmodule
  2563. /***************************************************************
  2564. * picorv32_wb
  2565. ***************************************************************/
  2566. module picorv32_wb #(
  2567. parameter [ 0:0] ENABLE_COUNTERS = 1,
  2568. parameter [ 0:0] ENABLE_COUNTERS64 = 1,
  2569. parameter [ 0:0] ENABLE_REGS_16_31 = 1,
  2570. parameter [ 0:0] ENABLE_REGS_DUALPORT = 1,
  2571. parameter [ 0:0] TWO_STAGE_SHIFT = 1,
  2572. parameter [ 0:0] BARREL_SHIFTER = 0,
  2573. parameter [ 0:0] TWO_CYCLE_COMPARE = 0,
  2574. parameter [ 0:0] TWO_CYCLE_ALU = 0,
  2575. parameter [ 0:0] COMPRESSED_ISA = 0,
  2576. parameter [ 0:0] CATCH_MISALIGN = 1,
  2577. parameter [ 0:0] CATCH_ILLINSN = 1,
  2578. parameter [ 0:0] ENABLE_PCPI = 0,
  2579. parameter [ 0:0] ENABLE_MUL = 0,
  2580. parameter [ 0:0] ENABLE_FAST_MUL = 0,
  2581. parameter [ 0:0] ENABLE_DIV = 0,
  2582. parameter [ 0:0] ENABLE_IRQ = 0,
  2583. parameter [ 0:0] ENABLE_IRQ_QREGS = 1,
  2584. parameter [ 0:0] ENABLE_IRQ_TIMER = 1,
  2585. parameter [ 0:0] ENABLE_TRACE = 0,
  2586. parameter [ 0:0] REGS_INIT_ZERO = 0,
  2587. parameter [31:0] MASKED_IRQ = 32'h 0000_0000,
  2588. parameter [31:0] LATCHED_IRQ = 32'h ffff_ffff,
  2589. parameter [31:0] PROGADDR_RESET = 32'h 0000_0000,
  2590. parameter [31:0] PROGADDR_IRQ = 32'h 0000_0010,
  2591. parameter [31:0] STACKADDR = 32'h ffff_ffff
  2592. ) (
  2593. output trap,
  2594. // Wishbone interfaces
  2595. input wb_rst_i,
  2596. input wb_clk_i,
  2597. output reg [31:0] wbm_adr_o,
  2598. output reg [31:0] wbm_dat_o,
  2599. input [31:0] wbm_dat_i,
  2600. output reg wbm_we_o,
  2601. output reg [3:0] wbm_sel_o,
  2602. output reg wbm_stb_o,
  2603. input wbm_ack_i,
  2604. output reg wbm_cyc_o,
  2605. // Pico Co-Processor Interface (PCPI)
  2606. output pcpi_valid,
  2607. output [31:0] pcpi_insn,
  2608. output [31:0] pcpi_rs1,
  2609. output [31:0] pcpi_rs2,
  2610. input pcpi_wr,
  2611. input [31:0] pcpi_rd,
  2612. input pcpi_wait,
  2613. input pcpi_ready,
  2614. // IRQ interface
  2615. input [31:0] irq,
  2616. output [31:0] eoi,
  2617. `ifdef RISCV_FORMAL
  2618. output rvfi_valid,
  2619. output [63:0] rvfi_order,
  2620. output [31:0] rvfi_insn,
  2621. output rvfi_trap,
  2622. output rvfi_halt,
  2623. output rvfi_intr,
  2624. output [ 4:0] rvfi_rs1_addr,
  2625. output [ 4:0] rvfi_rs2_addr,
  2626. output [31:0] rvfi_rs1_rdata,
  2627. output [31:0] rvfi_rs2_rdata,
  2628. output [ 4:0] rvfi_rd_addr,
  2629. output [31:0] rvfi_rd_wdata,
  2630. output [31:0] rvfi_pc_rdata,
  2631. output [31:0] rvfi_pc_wdata,
  2632. output [31:0] rvfi_mem_addr,
  2633. output [ 3:0] rvfi_mem_rmask,
  2634. output [ 3:0] rvfi_mem_wmask,
  2635. output [31:0] rvfi_mem_rdata,
  2636. output [31:0] rvfi_mem_wdata,
  2637. `endif
  2638. // Trace Interface
  2639. output trace_valid,
  2640. output [35:0] trace_data,
  2641. output mem_instr
  2642. );
  2643. wire mem_valid;
  2644. wire [31:0] mem_addr;
  2645. wire [31:0] mem_wdata;
  2646. wire [ 3:0] mem_wstrb;
  2647. reg mem_ready;
  2648. reg [31:0] mem_rdata;
  2649. wire clk;
  2650. wire resetn;
  2651. assign clk = wb_clk_i;
  2652. assign resetn = ~wb_rst_i;
  2653. picorv32 #(
  2654. .ENABLE_COUNTERS (ENABLE_COUNTERS ),
  2655. .ENABLE_COUNTERS64 (ENABLE_COUNTERS64 ),
  2656. .ENABLE_REGS_16_31 (ENABLE_REGS_16_31 ),
  2657. .ENABLE_REGS_DUALPORT(ENABLE_REGS_DUALPORT),
  2658. .TWO_STAGE_SHIFT (TWO_STAGE_SHIFT ),
  2659. .BARREL_SHIFTER (BARREL_SHIFTER ),
  2660. .TWO_CYCLE_COMPARE (TWO_CYCLE_COMPARE ),
  2661. .TWO_CYCLE_ALU (TWO_CYCLE_ALU ),
  2662. .COMPRESSED_ISA (COMPRESSED_ISA ),
  2663. .CATCH_MISALIGN (CATCH_MISALIGN ),
  2664. .CATCH_ILLINSN (CATCH_ILLINSN ),
  2665. .ENABLE_PCPI (ENABLE_PCPI ),
  2666. .ENABLE_MUL (ENABLE_MUL ),
  2667. .ENABLE_FAST_MUL (ENABLE_FAST_MUL ),
  2668. .ENABLE_DIV (ENABLE_DIV ),
  2669. .ENABLE_IRQ (ENABLE_IRQ ),
  2670. .ENABLE_IRQ_QREGS (ENABLE_IRQ_QREGS ),
  2671. .ENABLE_IRQ_TIMER (ENABLE_IRQ_TIMER ),
  2672. .ENABLE_TRACE (ENABLE_TRACE ),
  2673. .REGS_INIT_ZERO (REGS_INIT_ZERO ),
  2674. .MASKED_IRQ (MASKED_IRQ ),
  2675. .LATCHED_IRQ (LATCHED_IRQ ),
  2676. .PROGADDR_RESET (PROGADDR_RESET ),
  2677. .PROGADDR_IRQ (PROGADDR_IRQ ),
  2678. .STACKADDR (STACKADDR )
  2679. ) picorv32_core (
  2680. .clk (clk ),
  2681. .resetn (resetn),
  2682. .trap (trap ),
  2683. .mem_valid(mem_valid),
  2684. .mem_addr (mem_addr ),
  2685. .mem_wdata(mem_wdata),
  2686. .mem_wstrb(mem_wstrb),
  2687. .mem_instr(mem_instr),
  2688. .mem_ready(mem_ready),
  2689. .mem_rdata(mem_rdata),
  2690. .pcpi_valid(pcpi_valid),
  2691. .pcpi_insn (pcpi_insn ),
  2692. .pcpi_rs1 (pcpi_rs1 ),
  2693. .pcpi_rs2 (pcpi_rs2 ),
  2694. .pcpi_wr (pcpi_wr ),
  2695. .pcpi_rd (pcpi_rd ),
  2696. .pcpi_wait (pcpi_wait ),
  2697. .pcpi_ready(pcpi_ready),
  2698. .irq(irq),
  2699. .eoi(eoi),
  2700. `ifdef RISCV_FORMAL
  2701. .rvfi_valid (rvfi_valid ),
  2702. .rvfi_order (rvfi_order ),
  2703. .rvfi_insn (rvfi_insn ),
  2704. .rvfi_trap (rvfi_trap ),
  2705. .rvfi_halt (rvfi_halt ),
  2706. .rvfi_intr (rvfi_intr ),
  2707. .rvfi_rs1_addr (rvfi_rs1_addr ),
  2708. .rvfi_rs2_addr (rvfi_rs2_addr ),
  2709. .rvfi_rs1_rdata(rvfi_rs1_rdata),
  2710. .rvfi_rs2_rdata(rvfi_rs2_rdata),
  2711. .rvfi_rd_addr (rvfi_rd_addr ),
  2712. .rvfi_rd_wdata (rvfi_rd_wdata ),
  2713. .rvfi_pc_rdata (rvfi_pc_rdata ),
  2714. .rvfi_pc_wdata (rvfi_pc_wdata ),
  2715. .rvfi_mem_addr (rvfi_mem_addr ),
  2716. .rvfi_mem_rmask(rvfi_mem_rmask),
  2717. .rvfi_mem_wmask(rvfi_mem_wmask),
  2718. .rvfi_mem_rdata(rvfi_mem_rdata),
  2719. .rvfi_mem_wdata(rvfi_mem_wdata),
  2720. `endif
  2721. .trace_valid(trace_valid),
  2722. .trace_data (trace_data)
  2723. );
  2724. localparam IDLE = 2'b00;
  2725. localparam WBSTART = 2'b01;
  2726. localparam WBEND = 2'b10;
  2727. reg [1:0] state;
  2728. wire we;
  2729. assign we = (mem_wstrb[0] | mem_wstrb[1] | mem_wstrb[2] | mem_wstrb[3]);
  2730. always @(posedge wb_clk_i) begin
  2731. if (wb_rst_i) begin
  2732. wbm_adr_o <= 0;
  2733. wbm_dat_o <= 0;
  2734. wbm_we_o <= 0;
  2735. wbm_sel_o <= 0;
  2736. wbm_stb_o <= 0;
  2737. wbm_cyc_o <= 0;
  2738. state <= IDLE;
  2739. end else begin
  2740. case (state)
  2741. IDLE: begin
  2742. if (mem_valid) begin
  2743. wbm_adr_o <= mem_addr;
  2744. wbm_dat_o <= mem_wdata;
  2745. wbm_we_o <= we;
  2746. wbm_sel_o <= mem_wstrb;
  2747. wbm_stb_o <= 1'b1;
  2748. wbm_cyc_o <= 1'b1;
  2749. state <= WBSTART;
  2750. end else begin
  2751. mem_ready <= 1'b0;
  2752. wbm_stb_o <= 1'b0;
  2753. wbm_cyc_o <= 1'b0;
  2754. wbm_we_o <= 1'b0;
  2755. end
  2756. end
  2757. WBSTART:begin
  2758. if (wbm_ack_i) begin
  2759. mem_rdata <= wbm_dat_i;
  2760. mem_ready <= 1'b1;
  2761. state <= WBEND;
  2762. wbm_stb_o <= 1'b0;
  2763. wbm_cyc_o <= 1'b0;
  2764. wbm_we_o <= 1'b0;
  2765. end
  2766. end
  2767. WBEND: begin
  2768. mem_ready <= 1'b0;
  2769. state <= IDLE;
  2770. end
  2771. default:
  2772. state <= IDLE;
  2773. endcase
  2774. end
  2775. end
  2776. endmodule