2
0

max80.map.rpt 160 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531
  1. Analysis & Synthesis report for max80
  2. Wed Jul 28 12:55:58 2021
  3. Quartus Prime Version 18.1.1 Build 646 04/11/2019 SJ Lite Edition
  4. ---------------------
  5. ; Table of Contents ;
  6. ---------------------
  7. 1. Legal Notice
  8. 2. Analysis & Synthesis Summary
  9. 3. Analysis & Synthesis Settings
  10. 4. Parallel Compilation
  11. 5. Analysis & Synthesis Source Files Read
  12. 6. Analysis & Synthesis Resource Usage Summary
  13. 7. Analysis & Synthesis Resource Utilization by Entity
  14. 8. Analysis & Synthesis IP Cores Summary
  15. 9. Registers Removed During Synthesis
  16. 10. Removed Registers Triggering Further Register Optimizations
  17. 11. General Register Statistics
  18. 12. Inverted Register Statistics
  19. 13. Multiplexer Restructuring Statistics (Restructuring Performed)
  20. 14. Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated
  21. 15. Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2
  22. 16. Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4
  23. 17. Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5
  24. 18. Source assignments for hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated
  25. 19. Source assignments for hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out
  26. 20. Source assignments for hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out1:outclock_ddio
  27. 21. Parameter Settings for User Entity Instance: Top-level Entity: |max80
  28. 22. Parameter Settings for User Entity Instance: pll:pll|altpll:altpll_component
  29. 23. Parameter Settings for User Entity Instance: transpose:hdmitranspose
  30. 24. Parameter Settings for User Entity Instance: transpose:hdmitranspose|condreg:dreg
  31. 25. Parameter Settings for User Entity Instance: transpose:hdmitranspose|condreg:qreg
  32. 26. Parameter Settings for User Entity Instance: hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component
  33. 27. altpll Parameter Settings by Entity Instance
  34. 28. Port Connectivity Checks: "hdmitx:hdmitx"
  35. 29. Port Connectivity Checks: "transpose:hdmitranspose"
  36. 30. Port Connectivity Checks: "tmdsenc:hdmitmds[2].enc"
  37. 31. Port Connectivity Checks: "tmdsenc:hdmitmds[1].enc"
  38. 32. Port Connectivity Checks: "tmdsenc:hdmitmds[0].enc"
  39. 33. Port Connectivity Checks: "pll:pll"
  40. 34. Post-Synthesis Netlist Statistics for Top Partition
  41. 35. Elapsed Time Per Partition
  42. 36. Analysis & Synthesis Messages
  43. ----------------
  44. ; Legal Notice ;
  45. ----------------
  46. Copyright (C) 2019 Intel Corporation. All rights reserved.
  47. Your use of Intel Corporation's design tools, logic functions
  48. and other software and tools, and any partner logic
  49. functions, and any output files from any of the foregoing
  50. (including device programming or simulation files), and any
  51. associated documentation or information are expressly subject
  52. to the terms and conditions of the Intel Program License
  53. Subscription Agreement, the Intel Quartus Prime License Agreement,
  54. the Intel FPGA IP License Agreement, or other applicable license
  55. agreement, including, without limitation, that your use is for
  56. the sole purpose of programming logic devices manufactured by
  57. Intel and sold by Intel or its authorized distributors. Please
  58. refer to the applicable agreement for further details, at
  59. https://fpgasoftware.intel.com/eula.
  60. +----------------------------------------------------------------------------------+
  61. ; Analysis & Synthesis Summary ;
  62. +------------------------------------+---------------------------------------------+
  63. ; Analysis & Synthesis Status ; Successful - Wed Jul 28 12:55:58 2021 ;
  64. ; Quartus Prime Version ; 18.1.1 Build 646 04/11/2019 SJ Lite Edition ;
  65. ; Revision Name ; max80 ;
  66. ; Top-level Entity Name ; max80 ;
  67. ; Family ; Cyclone IV E ;
  68. ; Total logic elements ; 336 ;
  69. ; Total combinational functions ; 273 ;
  70. ; Dedicated logic registers ; 218 ;
  71. ; Total registers ; 226 ;
  72. ; Total pins ; 130 ;
  73. ; Total virtual pins ; 0 ;
  74. ; Total memory bits ; 0 ;
  75. ; Embedded Multiplier 9-bit elements ; 0 ;
  76. ; Total PLLs ; 2 ;
  77. +------------------------------------+---------------------------------------------+
  78. +------------------------------------------------------------------------------------------------------------+
  79. ; Analysis & Synthesis Settings ;
  80. +------------------------------------------------------------------+--------------------+--------------------+
  81. ; Option ; Setting ; Default Value ;
  82. +------------------------------------------------------------------+--------------------+--------------------+
  83. ; Device ; EP4CE15F17C8 ; ;
  84. ; Top-level entity name ; max80 ; max80 ;
  85. ; Family name ; Cyclone IV E ; Cyclone V ;
  86. ; VHDL Show LMF Mapping Messages ; Off ; ;
  87. ; Verilog Show LMF Mapping Messages ; Off ; ;
  88. ; Verilog Version ; SystemVerilog_2005 ; Verilog_2001 ;
  89. ; VHDL Version ; VHDL_2008 ; VHDL_1993 ;
  90. ; Safe State Machine ; On ; Off ;
  91. ; Remove Redundant Logic Cells ; On ; Off ;
  92. ; HDL message level ; Level3 ; Level2 ;
  93. ; SDC constraint protection ; On ; Off ;
  94. ; Analysis & Synthesis Message Level ; High ; Medium ;
  95. ; Use smart compilation ; Off ; Off ;
  96. ; Enable parallel Assembler and Timing Analyzer during compilation ; On ; On ;
  97. ; Enable compact report table ; Off ; Off ;
  98. ; Restructure Multiplexers ; Auto ; Auto ;
  99. ; Create Debugging Nodes for IP Cores ; Off ; Off ;
  100. ; Preserve fewer node names ; On ; On ;
  101. ; Intel FPGA IP Evaluation Mode ; Enable ; Enable ;
  102. ; State Machine Processing ; Auto ; Auto ;
  103. ; Extract Verilog State Machines ; On ; On ;
  104. ; Extract VHDL State Machines ; On ; On ;
  105. ; Ignore Verilog initial constructs ; Off ; Off ;
  106. ; Iteration limit for constant Verilog loops ; 5000 ; 5000 ;
  107. ; Iteration limit for non-constant Verilog loops ; 250 ; 250 ;
  108. ; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
  109. ; Infer RAMs from Raw Logic ; On ; On ;
  110. ; Parallel Synthesis ; On ; On ;
  111. ; DSP Block Balancing ; Auto ; Auto ;
  112. ; NOT Gate Push-Back ; On ; On ;
  113. ; Power-Up Don't Care ; On ; On ;
  114. ; Remove Duplicate Registers ; On ; On ;
  115. ; Ignore CARRY Buffers ; Off ; Off ;
  116. ; Ignore CASCADE Buffers ; Off ; Off ;
  117. ; Ignore GLOBAL Buffers ; Off ; Off ;
  118. ; Ignore ROW GLOBAL Buffers ; Off ; Off ;
  119. ; Ignore LCELL Buffers ; Off ; Off ;
  120. ; Ignore SOFT Buffers ; On ; On ;
  121. ; Limit AHDL Integers to 32 Bits ; Off ; Off ;
  122. ; Optimization Technique ; Balanced ; Balanced ;
  123. ; Carry Chain Length ; 70 ; 70 ;
  124. ; Auto Carry Chains ; On ; On ;
  125. ; Auto Open-Drain Pins ; On ; On ;
  126. ; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ;
  127. ; Auto ROM Replacement ; On ; On ;
  128. ; Auto RAM Replacement ; On ; On ;
  129. ; Auto DSP Block Replacement ; On ; On ;
  130. ; Auto Shift Register Replacement ; Auto ; Auto ;
  131. ; Allow Shift Register Merging across Hierarchies ; Auto ; Auto ;
  132. ; Auto Clock Enable Replacement ; On ; On ;
  133. ; Strict RAM Replacement ; Off ; Off ;
  134. ; Allow Synchronous Control Signals ; On ; On ;
  135. ; Force Use of Synchronous Clear Signals ; Off ; Off ;
  136. ; Auto RAM Block Balancing ; On ; On ;
  137. ; Auto RAM to Logic Cell Conversion ; Off ; Off ;
  138. ; Auto Resource Sharing ; Off ; Off ;
  139. ; Allow Any RAM Size For Recognition ; Off ; Off ;
  140. ; Allow Any ROM Size For Recognition ; Off ; Off ;
  141. ; Allow Any Shift Register Size For Recognition ; Off ; Off ;
  142. ; Use LogicLock Constraints during Resource Balancing ; On ; On ;
  143. ; Ignore translate_off and synthesis_off directives ; Off ; Off ;
  144. ; Timing-Driven Synthesis ; On ; On ;
  145. ; Report Parameter Settings ; On ; On ;
  146. ; Report Source Assignments ; On ; On ;
  147. ; Report Connectivity Checks ; On ; On ;
  148. ; Ignore Maximum Fan-Out Assignments ; Off ; Off ;
  149. ; Synchronization Register Chain Length ; 2 ; 2 ;
  150. ; Power Optimization During Synthesis ; Normal compilation ; Normal compilation ;
  151. ; Suppress Register Optimization Related Messages ; Off ; Off ;
  152. ; Number of Removed Registers Reported in Synthesis Report ; 5000 ; 5000 ;
  153. ; Number of Swept Nodes Reported in Synthesis Report ; 5000 ; 5000 ;
  154. ; Number of Inverted Registers Reported in Synthesis Report ; 100 ; 100 ;
  155. ; Clock MUX Protection ; On ; On ;
  156. ; Auto Gated Clock Conversion ; Off ; Off ;
  157. ; Block Design Naming ; Auto ; Auto ;
  158. ; Synthesis Effort ; Auto ; Auto ;
  159. ; Shift Register Replacement - Allow Asynchronous Clear Signal ; On ; On ;
  160. ; Pre-Mapping Resynthesis Optimization ; Off ; Off ;
  161. ; Disable Register Merging Across Hierarchies ; Auto ; Auto ;
  162. ; Resource Aware Inference For Block RAM ; On ; On ;
  163. +------------------------------------------------------------------+--------------------+--------------------+
  164. +------------------------------------------+
  165. ; Parallel Compilation ;
  166. +----------------------------+-------------+
  167. ; Processors ; Number ;
  168. +----------------------------+-------------+
  169. ; Number detected on machine ; 4 ;
  170. ; Maximum allowed ; 2 ;
  171. ; ; ;
  172. ; Average used ; 1.00 ;
  173. ; Maximum used ; 2 ;
  174. ; ; ;
  175. ; Usage by Processor ; % Time Used ;
  176. ; Processor 1 ; 100.0% ;
  177. ; Processor 2 ; 0.0% ;
  178. +----------------------------+-------------+
  179. +-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  180. ; Analysis & Synthesis Source Files Read ;
  181. +----------------------------------+-----------------+------------------------------+---------------------------------------------------------------------------------+---------+
  182. ; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ; Library ;
  183. +----------------------------------+-----------------+------------------------------+---------------------------------------------------------------------------------+---------+
  184. ; transpose.sv ; yes ; User SystemVerilog HDL File ; /home/hpa/abc80/max80/blinktest/transpose.sv ; ;
  185. ; max80.sv ; yes ; User SystemVerilog HDL File ; /home/hpa/abc80/max80/blinktest/max80.sv ; ;
  186. ; ip/pll.v ; yes ; User Wizard-Generated File ; /home/hpa/abc80/max80/blinktest/ip/pll.v ; ;
  187. ; ip/hdmitx.v ; yes ; User Wizard-Generated File ; /home/hpa/abc80/max80/blinktest/ip/hdmitx.v ; ;
  188. ; altpll.tdf ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/altpll.tdf ; ;
  189. ; aglobal181.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/aglobal181.inc ; ;
  190. ; stratix_pll.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratix_pll.inc ; ;
  191. ; stratixii_pll.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratixii_pll.inc ; ;
  192. ; cycloneii_pll.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/cycloneii_pll.inc ; ;
  193. ; db/pll_altpll.v ; yes ; Auto-Generated Megafunction ; /home/hpa/abc80/max80/blinktest/db/pll_altpll.v ; ;
  194. ; tmdsenc.v ; yes ; Auto-Found Verilog HDL File ; /home/hpa/abc80/max80/blinktest/tmdsenc.v ; ;
  195. ; altlvds_tx.tdf ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/altlvds_tx.tdf ; ;
  196. ; stratix_lvds_transmitter.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratix_lvds_transmitter.inc ; ;
  197. ; stratixii_lvds_transmitter.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratixii_lvds_transmitter.inc ; ;
  198. ; stratixgx_lvds_transmitter.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratixgx_lvds_transmitter.inc ; ;
  199. ; stratixgx_pll.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratixgx_pll.inc ; ;
  200. ; stratixii_clkctrl.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/stratixii_clkctrl.inc ; ;
  201. ; altddio_out.inc ; yes ; Megafunction ; /opt/altera/18.1/quartus/libraries/megafunctions/altddio_out.inc ; ;
  202. ; db/hdmitx_lvds_tx.v ; yes ; Auto-Generated Megafunction ; /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v ; ;
  203. +----------------------------------+-----------------+------------------------------+---------------------------------------------------------------------------------+---------+
  204. +--------------------------------------------------------------------------------------------------------------------------------------+
  205. ; Analysis & Synthesis Resource Usage Summary ;
  206. +---------------------------------------------+----------------------------------------------------------------------------------------+
  207. ; Resource ; Usage ;
  208. +---------------------------------------------+----------------------------------------------------------------------------------------+
  209. ; Estimated Total logic elements ; 336 ;
  210. ; ; ;
  211. ; Total combinational functions ; 273 ;
  212. ; Logic element usage by number of LUT inputs ; ;
  213. ; -- 4 input functions ; 102 ;
  214. ; -- 3 input functions ; 65 ;
  215. ; -- <=2 input functions ; 106 ;
  216. ; ; ;
  217. ; Logic elements by mode ; ;
  218. ; -- normal mode ; 216 ;
  219. ; -- arithmetic mode ; 57 ;
  220. ; ; ;
  221. ; Total registers ; 226 ;
  222. ; -- Dedicated logic registers ; 218 ;
  223. ; -- I/O registers ; 16 ;
  224. ; ; ;
  225. ; I/O pins ; 130 ;
  226. ; ; ;
  227. ; Embedded Multiplier 9-bit elements ; 0 ;
  228. ; ; ;
  229. ; Total PLLs ; 2 ;
  230. ; -- PLLs ; 2 ;
  231. ; ; ;
  232. ; Maximum fan-out node ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|fast_clock ;
  233. ; Maximum fan-out ; 114 ;
  234. ; Total fan-out ; 1553 ;
  235. ; Average fan-out ; 1.93 ;
  236. +---------------------------------------------+----------------------------------------------------------------------------------------+
  237. +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  238. ; Analysis & Synthesis Resource Utilization by Entity ;
  239. +--------------------------------------------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+--------------------------------------------------------------------------------------------------------------------+---------------------------+--------------+
  240. ; Compilation Hierarchy Node ; Combinational ALUTs ; Dedicated Logic Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Entity Name ; Library Name ;
  241. +--------------------------------------------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+--------------------------------------------------------------------------------------------------------------------+---------------------------+--------------+
  242. ; |max80 ; 273 (51) ; 218 (66) ; 0 ; 0 ; 0 ; 0 ; 130 ; 0 ; |max80 ; max80 ; work ;
  243. ; |hdmitx:hdmitx| ; 78 (0) ; 109 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx ; hdmitx ; work ;
  244. ; |altlvds_tx:ALTLVDS_TX_component| ; 78 (0) ; 109 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component ; altlvds_tx ; work ;
  245. ; |hdmitx_lvds_tx:auto_generated| ; 78 (20) ; 109 (60) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated ; hdmitx_lvds_tx ; work ;
  246. ; |hdmitx_cntr:cntr13| ; 8 (8) ; 3 (3) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13 ; hdmitx_cntr ; work ;
  247. ; |hdmitx_cntr:cntr2| ; 8 (8) ; 3 (3) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr2 ; hdmitx_cntr ; work ;
  248. ; |hdmitx_ddio_out1:outclock_ddio| ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out1:outclock_ddio ; hdmitx_ddio_out1 ; work ;
  249. ; |hdmitx_ddio_out:ddio_out| ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out ; hdmitx_ddio_out ; work ;
  250. ; |hdmitx_shift_reg1:shift_reg23| ; 5 (5) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23 ; hdmitx_shift_reg1 ; work ;
  251. ; |hdmitx_shift_reg1:shift_reg24| ; 5 (5) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg24 ; hdmitx_shift_reg1 ; work ;
  252. ; |hdmitx_shift_reg1:shift_reg25| ; 5 (5) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg25 ; hdmitx_shift_reg1 ; work ;
  253. ; |hdmitx_shift_reg1:shift_reg26| ; 5 (5) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg26 ; hdmitx_shift_reg1 ; work ;
  254. ; |hdmitx_shift_reg1:shift_reg27| ; 5 (5) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg27 ; hdmitx_shift_reg1 ; work ;
  255. ; |hdmitx_shift_reg1:shift_reg28| ; 5 (5) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg28 ; hdmitx_shift_reg1 ; work ;
  256. ; |hdmitx_shift_reg:outclk_shift_h| ; 7 (7) ; 7 (7) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h ; hdmitx_shift_reg ; work ;
  257. ; |hdmitx_shift_reg:outclk_shift_l| ; 5 (5) ; 6 (6) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l ; hdmitx_shift_reg ; work ;
  258. ; |pll:pll| ; 3 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|pll:pll ; pll ; work ;
  259. ; |altpll:altpll_component| ; 3 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|pll:pll|altpll:altpll_component ; altpll ; work ;
  260. ; |pll_altpll:auto_generated| ; 3 (3) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|pll:pll|altpll:altpll_component|pll_altpll:auto_generated ; pll_altpll ; work ;
  261. ; |pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5| ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5 ; pll_altpll_dyn_phase_le12 ; work ;
  262. ; |pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4| ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4 ; pll_altpll_dyn_phase_le1 ; work ;
  263. ; |pll_altpll_dyn_phase_le:altpll_dyn_phase_le2| ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2 ; pll_altpll_dyn_phase_le ; work ;
  264. ; |tmdsenc:hdmitmds[0].enc| ; 47 (47) ; 15 (15) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|tmdsenc:hdmitmds[0].enc ; tmdsenc ; work ;
  265. ; |tmdsenc:hdmitmds[1].enc| ; 47 (47) ; 14 (14) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|tmdsenc:hdmitmds[1].enc ; tmdsenc ; work ;
  266. ; |tmdsenc:hdmitmds[2].enc| ; 47 (47) ; 14 (14) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |max80|tmdsenc:hdmitmds[2].enc ; tmdsenc ; work ;
  267. +--------------------------------------------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+--------------------------------------------------------------------------------------------------------------------+---------------------------+--------------+
  268. Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
  269. +--------------------------------------------------------------------------------------------------------+
  270. ; Analysis & Synthesis IP Cores Summary ;
  271. +--------+--------------+---------+--------------+--------------+----------------------+-----------------+
  272. ; Vendor ; IP Core Name ; Version ; Release Date ; License Type ; Entity Instance ; IP Include File ;
  273. +--------+--------------+---------+--------------+--------------+----------------------+-----------------+
  274. ; Altera ; ALTLVDS_TX ; 18.1 ; N/A ; N/A ; |max80|hdmitx:hdmitx ; ip/hdmitx.v ;
  275. ; Altera ; ALTPLL ; 18.1 ; N/A ; N/A ; |max80|pll:pll ; ip/pll.v ;
  276. +--------+--------------+---------+--------------+--------------+----------------------+-----------------+
  277. +-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  278. ; Registers Removed During Synthesis ;
  279. +--------------------------------------------------------------------------------------------------------------------------+--------------------------------------------------------------------------------------------------------------------------------------+
  280. ; Register name ; Reason for Removal ;
  281. +--------------------------------------------------------------------------------------------------------------------------+--------------------------------------------------------------------------------------------------------------------------------------+
  282. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[9] ; Stuck at GND due to stuck port data_in ;
  283. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[9] ; Stuck at GND due to stuck port data_in ;
  284. ; tmdsenc:hdmitmds[2].enc|creg[0,1] ; Stuck at GND due to stuck port data_in ;
  285. ; tmdsenc:hdmitmds[1].enc|creg[0,1] ; Stuck at GND due to stuck port data_in ;
  286. ; tmdsenc:hdmitmds[0].enc|creg[0,1] ; Stuck at GND due to stuck port data_in ;
  287. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|internal_phasestep ; Stuck at GND due to stuck port clock ;
  288. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|phasedone_state ; Stuck at GND due to stuck port clock ;
  289. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_internal_phasestep_reg ; Stuck at GND due to stuck port clock ;
  290. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_lock_sync ; Stuck at VCC due to stuck port data_in ;
  291. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[0..2] ; Stuck at GND due to stuck port clock ;
  292. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter|counter_reg_bit[0,1] ; Stuck at GND due to stuck port clock ;
  293. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[8] ; Stuck at GND due to stuck port data_in ;
  294. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[8] ; Stuck at GND due to stuck port data_in ;
  295. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[7] ; Stuck at GND due to stuck port data_in ;
  296. ; tmdsenc:hdmitmds[2].enc|dreg[7] ; Merged with dummydata[0] ;
  297. ; tmdsenc:hdmitmds[0].enc|dreg[0] ; Merged with dummydata[1] ;
  298. ; tmdsenc:hdmitmds[0].enc|dreg[1] ; Merged with dummydata[2] ;
  299. ; tmdsenc:hdmitmds[0].enc|dreg[2] ; Merged with dummydata[3] ;
  300. ; tmdsenc:hdmitmds[0].enc|dreg[3] ; Merged with dummydata[4] ;
  301. ; tmdsenc:hdmitmds[0].enc|dreg[4] ; Merged with dummydata[5] ;
  302. ; tmdsenc:hdmitmds[0].enc|dreg[5] ; Merged with dummydata[6] ;
  303. ; tmdsenc:hdmitmds[0].enc|dreg[6] ; Merged with dummydata[7] ;
  304. ; tmdsenc:hdmitmds[0].enc|dreg[7] ; Merged with dummydata[8] ;
  305. ; tmdsenc:hdmitmds[1].enc|dreg[0] ; Merged with dummydata[9] ;
  306. ; tmdsenc:hdmitmds[1].enc|dreg[1] ; Merged with dummydata[10] ;
  307. ; tmdsenc:hdmitmds[1].enc|dreg[2] ; Merged with dummydata[11] ;
  308. ; tmdsenc:hdmitmds[1].enc|dreg[3] ; Merged with dummydata[12] ;
  309. ; tmdsenc:hdmitmds[1].enc|dreg[4] ; Merged with dummydata[13] ;
  310. ; tmdsenc:hdmitmds[1].enc|dreg[5] ; Merged with dummydata[14] ;
  311. ; tmdsenc:hdmitmds[1].enc|dreg[6] ; Merged with dummydata[15] ;
  312. ; tmdsenc:hdmitmds[1].enc|dreg[7] ; Merged with dummydata[16] ;
  313. ; tmdsenc:hdmitmds[2].enc|dreg[0] ; Merged with dummydata[17] ;
  314. ; tmdsenc:hdmitmds[2].enc|dreg[1] ; Merged with dummydata[18] ;
  315. ; tmdsenc:hdmitmds[2].enc|dreg[2] ; Merged with dummydata[19] ;
  316. ; tmdsenc:hdmitmds[2].enc|dreg[3] ; Merged with dummydata[20] ;
  317. ; tmdsenc:hdmitmds[2].enc|dreg[4] ; Merged with dummydata[21] ;
  318. ; tmdsenc:hdmitmds[2].enc|dreg[5] ; Merged with dummydata[22] ;
  319. ; tmdsenc:hdmitmds[2].enc|dreg[6] ; Merged with dummydata[23] ;
  320. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe1a ; Merged with hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe12a ;
  321. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[7] ; Merged with hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[6] ;
  322. ; tmdsenc:hdmitmds[1].enc|denreg ; Merged with tmdsenc:hdmitmds[0].enc|denreg ;
  323. ; tmdsenc:hdmitmds[2].enc|denreg ; Merged with tmdsenc:hdmitmds[0].enc|denreg ;
  324. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[5] ; Merged with hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[6] ;
  325. ; Total Number of Removed Registers = 49 ; ;
  326. +--------------------------------------------------------------------------------------------------------------------------+--------------------------------------------------------------------------------------------------------------------------------------+
  327. +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  328. ; Removed Registers Triggering Further Register Optimizations ;
  329. +--------------------------------------------------------------------------------------------------------------------------+---------------------------+--------------------------------------------------------------------------------------------------------------------------+
  330. ; Register name ; Reason for Removal ; Registers Removed due to This Register ;
  331. +--------------------------------------------------------------------------------------------------------------------------+---------------------------+--------------------------------------------------------------------------------------------------------------------------+
  332. ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|internal_phasestep ; Stuck at GND ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_internal_phasestep_reg, ;
  333. ; ; due to stuck port clock ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[2], ;
  334. ; ; ; pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[0], ;
  335. ; ; ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[7] ;
  336. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[9] ; Stuck at GND ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[8] ;
  337. ; ; due to stuck port data_in ; ;
  338. ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[9] ; Stuck at GND ; hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[8] ;
  339. ; ; due to stuck port data_in ; ;
  340. +--------------------------------------------------------------------------------------------------------------------------+---------------------------+--------------------------------------------------------------------------------------------------------------------------+
  341. +------------------------------------------------------+
  342. ; General Register Statistics ;
  343. +----------------------------------------------+-------+
  344. ; Statistic ; Value ;
  345. +----------------------------------------------+-------+
  346. ; Total registers ; 218 ;
  347. ; Number of registers using Synchronous Clear ; 18 ;
  348. ; Number of registers using Synchronous Load ; 9 ;
  349. ; Number of registers using Asynchronous Clear ; 85 ;
  350. ; Number of registers using Asynchronous Load ; 0 ;
  351. ; Number of registers using Clock Enable ; 27 ;
  352. ; Number of registers using Preset ; 0 ;
  353. +----------------------------------------------+-------+
  354. +---------------------------------------------------+
  355. ; Inverted Register Statistics ;
  356. +-----------------------------------------+---------+
  357. ; Inverted Register ; Fan out ;
  358. +-----------------------------------------+---------+
  359. ; tmdsenc:hdmitmds[2].enc|qreg[7] ; 1 ;
  360. ; tmdsenc:hdmitmds[0].enc|qreg[3] ; 1 ;
  361. ; tmdsenc:hdmitmds[1].enc|qreg[3] ; 1 ;
  362. ; dummydata[0] ; 5 ;
  363. ; dummydata[23] ; 5 ;
  364. ; dummydata[22] ; 6 ;
  365. ; dummydata[19] ; 7 ;
  366. ; tmdsenc:hdmitmds[0].enc|qreg[7] ; 1 ;
  367. ; dummydata[7] ; 5 ;
  368. ; dummydata[8] ; 5 ;
  369. ; dummydata[1] ; 11 ;
  370. ; dummydata[2] ; 6 ;
  371. ; tmdsenc:hdmitmds[1].enc|qreg[7] ; 1 ;
  372. ; dummydata[11] ; 7 ;
  373. ; dummydata[12] ; 6 ;
  374. ; dummydata[9] ; 11 ;
  375. ; dummydata[15] ; 5 ;
  376. ; dummydata[13] ; 7 ;
  377. ; dummydata[14] ; 6 ;
  378. ; tmdsenc:hdmitmds[2].enc|qreg[5] ; 1 ;
  379. ; tmdsenc:hdmitmds[2].enc|qreg[9] ; 1 ;
  380. ; tmdsenc:hdmitmds[0].enc|qreg[5] ; 1 ;
  381. ; tmdsenc:hdmitmds[1].enc|qreg[5] ; 1 ;
  382. ; tmdsenc:hdmitmds[0].enc|qreg[9] ; 1 ;
  383. ; tmdsenc:hdmitmds[1].enc|qreg[9] ; 1 ;
  384. ; tmdsenc:hdmitmds[2].enc|qreg[3] ; 1 ;
  385. ; Total number of inverted registers = 26 ; ;
  386. +-----------------------------------------+---------+
  387. +------------------------------------------------------------------------------------------------------------------------------------------------------+
  388. ; Multiplexer Restructuring Statistics (Restructuring Performed) ;
  389. +--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------------------+
  390. ; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
  391. +--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------------------+
  392. ; 3:1 ; 5 bits ; 10 LEs ; 10 LEs ; 0 LEs ; Yes ; |max80|tmdsenc:hdmitmds[2].enc|qreg[1] ;
  393. ; 3:1 ; 5 bits ; 10 LEs ; 10 LEs ; 0 LEs ; Yes ; |max80|tmdsenc:hdmitmds[0].enc|qreg[0] ;
  394. ; 3:1 ; 5 bits ; 10 LEs ; 10 LEs ; 0 LEs ; Yes ; |max80|tmdsenc:hdmitmds[1].enc|qreg[0] ;
  395. ; 3:1 ; 3 bits ; 6 LEs ; 6 LEs ; 0 LEs ; Yes ; |max80|tmdsenc:hdmitmds[2].enc|qreg[5] ;
  396. ; 3:1 ; 3 bits ; 6 LEs ; 6 LEs ; 0 LEs ; Yes ; |max80|tmdsenc:hdmitmds[0].enc|qreg[3] ;
  397. ; 3:1 ; 3 bits ; 6 LEs ; 6 LEs ; 0 LEs ; Yes ; |max80|tmdsenc:hdmitmds[1].enc|qreg[7] ;
  398. ; 3:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |max80|tmdsenc:hdmitmds[2].enc|Add8 ;
  399. ; 3:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |max80|tmdsenc:hdmitmds[0].enc|Add8 ;
  400. ; 3:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |max80|tmdsenc:hdmitmds[1].enc|Add8 ;
  401. ; 4:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |max80|tmdsenc:hdmitmds[2].enc|Add8 ;
  402. ; 4:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |max80|tmdsenc:hdmitmds[0].enc|Add8 ;
  403. ; 4:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |max80|tmdsenc:hdmitmds[1].enc|Add8 ;
  404. +--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------------------+
  405. +----------------------------------------------------------------------------------+
  406. ; Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated ;
  407. +------------------------------+-------------+------+------------------------------+
  408. ; Assignment ; Value ; From ; To ;
  409. +------------------------------+-------------+------+------------------------------+
  410. ; ADV_NETLIST_OPT_ALLOWED ; NEVER_ALLOW ; - ; remap_decoy_le3a_0 ;
  411. ; ADV_NETLIST_OPT_ALLOWED ; NEVER_ALLOW ; - ; remap_decoy_le3a_1 ;
  412. ; ADV_NETLIST_OPT_ALLOWED ; NEVER_ALLOW ; - ; remap_decoy_le3a_2 ;
  413. ; IGNORE_LCELL_BUFFERS ; OFF ; - ; remap_decoy_le3a_0 ;
  414. ; IGNORE_LCELL_BUFFERS ; OFF ; - ; remap_decoy_le3a_1 ;
  415. ; IGNORE_LCELL_BUFFERS ; OFF ; - ; remap_decoy_le3a_2 ;
  416. ; REMOVE_REDUNDANT_LOGIC_CELLS ; OFF ; - ; remap_decoy_le3a_0 ;
  417. ; REMOVE_REDUNDANT_LOGIC_CELLS ; OFF ; - ; remap_decoy_le3a_1 ;
  418. ; REMOVE_REDUNDANT_LOGIC_CELLS ; OFF ; - ; remap_decoy_le3a_2 ;
  419. +------------------------------+-------------+------+------------------------------+
  420. +-------------------------------------------------------------------------------------------------------------------------------+
  421. ; Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2 ;
  422. +------------------------------+-------------+------+---------------------------------------------------------------------------+
  423. ; Assignment ; Value ; From ; To ;
  424. +------------------------------+-------------+------+---------------------------------------------------------------------------+
  425. ; ADV_NETLIST_OPT_ALLOWED ; NEVER_ALLOW ; - ; - ;
  426. ; REMOVE_REDUNDANT_LOGIC_CELLS ; OFF ; - ; - ;
  427. ; IGNORE_LCELL_BUFFERS ; OFF ; - ; - ;
  428. +------------------------------+-------------+------+---------------------------------------------------------------------------+
  429. +--------------------------------------------------------------------------------------------------------------------------------+
  430. ; Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4 ;
  431. +------------------------------+-------------+------+----------------------------------------------------------------------------+
  432. ; Assignment ; Value ; From ; To ;
  433. +------------------------------+-------------+------+----------------------------------------------------------------------------+
  434. ; ADV_NETLIST_OPT_ALLOWED ; NEVER_ALLOW ; - ; - ;
  435. ; REMOVE_REDUNDANT_LOGIC_CELLS ; OFF ; - ; - ;
  436. ; IGNORE_LCELL_BUFFERS ; OFF ; - ; - ;
  437. +------------------------------+-------------+------+----------------------------------------------------------------------------+
  438. +---------------------------------------------------------------------------------------------------------------------------------+
  439. ; Source assignments for pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5 ;
  440. +------------------------------+-------------+------+-----------------------------------------------------------------------------+
  441. ; Assignment ; Value ; From ; To ;
  442. +------------------------------+-------------+------+-----------------------------------------------------------------------------+
  443. ; ADV_NETLIST_OPT_ALLOWED ; NEVER_ALLOW ; - ; - ;
  444. ; REMOVE_REDUNDANT_LOGIC_CELLS ; OFF ; - ; - ;
  445. ; IGNORE_LCELL_BUFFERS ; OFF ; - ; - ;
  446. +------------------------------+-------------+------+-----------------------------------------------------------------------------+
  447. +----------------------------------------------------------------------------------------------------+
  448. ; Source assignments for hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated ;
  449. +-----------------+-------+------+-------------------------------------------------------------------+
  450. ; Assignment ; Value ; From ; To ;
  451. +-----------------+-------+------+-------------------------------------------------------------------+
  452. ; AUTO_MERGE_PLLS ; OFF ; - ; lvds_tx_pll ;
  453. +-----------------+-------+------+-------------------------------------------------------------------+
  454. +-----------------------------------------------------------------------------------------------------------------------------+
  455. ; Source assignments for hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out ;
  456. +-----------------------------+---------+------+------------------------------------------------------------------------------+
  457. ; Assignment ; Value ; From ; To ;
  458. +-----------------------------+---------+------+------------------------------------------------------------------------------+
  459. ; SYNCHRONIZER_IDENTIFICATION ; OFF ; - ; - ;
  460. ; ADV_NETLIST_OPT_ALLOWED ; DEFAULT ; - ; - ;
  461. +-----------------------------+---------+------+------------------------------------------------------------------------------+
  462. +-----------------------------------------------------------------------------------------------------------------------------------+
  463. ; Source assignments for hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out1:outclock_ddio ;
  464. +-----------------------------+---------+------+------------------------------------------------------------------------------------+
  465. ; Assignment ; Value ; From ; To ;
  466. +-----------------------------+---------+------+------------------------------------------------------------------------------------+
  467. ; SYNCHRONIZER_IDENTIFICATION ; OFF ; - ; - ;
  468. ; ADV_NETLIST_OPT_ALLOWED ; DEFAULT ; - ; - ;
  469. +-----------------------------+---------+------+------------------------------------------------------------------------------------+
  470. +-----------------------------------------------------------------------+
  471. ; Parameter Settings for User Entity Instance: Top-level Entity: |max80 ;
  472. +------------------+--------+-------------------------------------------+
  473. ; Parameter Name ; Value ; Type ;
  474. +------------------+--------+-------------------------------------------+
  475. ; mosfet_installed ; 000000 ; Unsigned Binary ;
  476. ; reset_pow2 ; 12 ; Signed Integer ;
  477. +------------------+--------+-------------------------------------------+
  478. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  479. +------------------------------------------------------------------------------+
  480. ; Parameter Settings for User Entity Instance: pll:pll|altpll:altpll_component ;
  481. +-------------------------------+-----------------------+----------------------+
  482. ; Parameter Name ; Value ; Type ;
  483. +-------------------------------+-----------------------+----------------------+
  484. ; OPERATION_MODE ; NORMAL ; Untyped ;
  485. ; PLL_TYPE ; AUTO ; Untyped ;
  486. ; LPM_HINT ; CBX_MODULE_PREFIX=pll ; Untyped ;
  487. ; QUALIFY_CONF_DONE ; OFF ; Untyped ;
  488. ; COMPENSATE_CLOCK ; CLK0 ; Untyped ;
  489. ; SCAN_CHAIN ; LONG ; Untyped ;
  490. ; PRIMARY_CLOCK ; INCLK0 ; Untyped ;
  491. ; INCLK0_INPUT_FREQUENCY ; 20833 ; Signed Integer ;
  492. ; INCLK1_INPUT_FREQUENCY ; 0 ; Untyped ;
  493. ; GATE_LOCK_SIGNAL ; NO ; Untyped ;
  494. ; GATE_LOCK_COUNTER ; 0 ; Untyped ;
  495. ; LOCK_HIGH ; 1 ; Untyped ;
  496. ; LOCK_LOW ; 1 ; Untyped ;
  497. ; VALID_LOCK_MULTIPLIER ; 1 ; Untyped ;
  498. ; INVALID_LOCK_MULTIPLIER ; 5 ; Untyped ;
  499. ; SWITCH_OVER_ON_LOSSCLK ; OFF ; Untyped ;
  500. ; SWITCH_OVER_ON_GATED_LOCK ; OFF ; Untyped ;
  501. ; ENABLE_SWITCH_OVER_COUNTER ; OFF ; Untyped ;
  502. ; SKIP_VCO ; OFF ; Untyped ;
  503. ; SWITCH_OVER_COUNTER ; 0 ; Untyped ;
  504. ; SWITCH_OVER_TYPE ; AUTO ; Untyped ;
  505. ; FEEDBACK_SOURCE ; EXTCLK0 ; Untyped ;
  506. ; BANDWIDTH ; 0 ; Untyped ;
  507. ; BANDWIDTH_TYPE ; AUTO ; Untyped ;
  508. ; SPREAD_FREQUENCY ; 0 ; Untyped ;
  509. ; DOWN_SPREAD ; 0 ; Untyped ;
  510. ; SELF_RESET_ON_GATED_LOSS_LOCK ; OFF ; Untyped ;
  511. ; SELF_RESET_ON_LOSS_LOCK ; ON ; Untyped ;
  512. ; CLK9_MULTIPLY_BY ; 0 ; Untyped ;
  513. ; CLK8_MULTIPLY_BY ; 0 ; Untyped ;
  514. ; CLK7_MULTIPLY_BY ; 0 ; Untyped ;
  515. ; CLK6_MULTIPLY_BY ; 0 ; Untyped ;
  516. ; CLK5_MULTIPLY_BY ; 1 ; Untyped ;
  517. ; CLK4_MULTIPLY_BY ; 1 ; Untyped ;
  518. ; CLK3_MULTIPLY_BY ; 15 ; Signed Integer ;
  519. ; CLK2_MULTIPLY_BY ; 3 ; Signed Integer ;
  520. ; CLK1_MULTIPLY_BY ; 2 ; Signed Integer ;
  521. ; CLK0_MULTIPLY_BY ; 2 ; Signed Integer ;
  522. ; CLK9_DIVIDE_BY ; 0 ; Untyped ;
  523. ; CLK8_DIVIDE_BY ; 0 ; Untyped ;
  524. ; CLK7_DIVIDE_BY ; 0 ; Untyped ;
  525. ; CLK6_DIVIDE_BY ; 0 ; Untyped ;
  526. ; CLK5_DIVIDE_BY ; 1 ; Untyped ;
  527. ; CLK4_DIVIDE_BY ; 1 ; Untyped ;
  528. ; CLK3_DIVIDE_BY ; 2 ; Signed Integer ;
  529. ; CLK2_DIVIDE_BY ; 4 ; Signed Integer ;
  530. ; CLK1_DIVIDE_BY ; 1 ; Signed Integer ;
  531. ; CLK0_DIVIDE_BY ; 1 ; Signed Integer ;
  532. ; CLK9_PHASE_SHIFT ; 0 ; Untyped ;
  533. ; CLK8_PHASE_SHIFT ; 0 ; Untyped ;
  534. ; CLK7_PHASE_SHIFT ; 0 ; Untyped ;
  535. ; CLK6_PHASE_SHIFT ; 0 ; Untyped ;
  536. ; CLK5_PHASE_SHIFT ; 0 ; Untyped ;
  537. ; CLK4_PHASE_SHIFT ; 0 ; Untyped ;
  538. ; CLK3_PHASE_SHIFT ; 0 ; Untyped ;
  539. ; CLK2_PHASE_SHIFT ; 0 ; Untyped ;
  540. ; CLK1_PHASE_SHIFT ; 0 ; Untyped ;
  541. ; CLK0_PHASE_SHIFT ; 0 ; Untyped ;
  542. ; CLK5_TIME_DELAY ; 0 ; Untyped ;
  543. ; CLK4_TIME_DELAY ; 0 ; Untyped ;
  544. ; CLK3_TIME_DELAY ; 0 ; Untyped ;
  545. ; CLK2_TIME_DELAY ; 0 ; Untyped ;
  546. ; CLK1_TIME_DELAY ; 0 ; Untyped ;
  547. ; CLK0_TIME_DELAY ; 0 ; Untyped ;
  548. ; CLK9_DUTY_CYCLE ; 50 ; Untyped ;
  549. ; CLK8_DUTY_CYCLE ; 50 ; Untyped ;
  550. ; CLK7_DUTY_CYCLE ; 50 ; Untyped ;
  551. ; CLK6_DUTY_CYCLE ; 50 ; Untyped ;
  552. ; CLK5_DUTY_CYCLE ; 50 ; Untyped ;
  553. ; CLK4_DUTY_CYCLE ; 50 ; Untyped ;
  554. ; CLK3_DUTY_CYCLE ; 50 ; Signed Integer ;
  555. ; CLK2_DUTY_CYCLE ; 50 ; Signed Integer ;
  556. ; CLK1_DUTY_CYCLE ; 50 ; Signed Integer ;
  557. ; CLK0_DUTY_CYCLE ; 50 ; Signed Integer ;
  558. ; CLK9_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  559. ; CLK8_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  560. ; CLK7_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  561. ; CLK6_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  562. ; CLK5_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  563. ; CLK4_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  564. ; CLK3_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  565. ; CLK2_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  566. ; CLK1_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  567. ; CLK0_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  568. ; CLK9_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  569. ; CLK8_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  570. ; CLK7_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  571. ; CLK6_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  572. ; CLK5_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  573. ; CLK4_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  574. ; CLK3_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  575. ; CLK2_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  576. ; CLK1_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  577. ; CLK0_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  578. ; LOCK_WINDOW_UI ; 0.05 ; Untyped ;
  579. ; LOCK_WINDOW_UI_BITS ; UNUSED ; Untyped ;
  580. ; VCO_RANGE_DETECTOR_LOW_BITS ; UNUSED ; Untyped ;
  581. ; VCO_RANGE_DETECTOR_HIGH_BITS ; UNUSED ; Untyped ;
  582. ; DPA_MULTIPLY_BY ; 0 ; Untyped ;
  583. ; DPA_DIVIDE_BY ; 1 ; Untyped ;
  584. ; DPA_DIVIDER ; 0 ; Untyped ;
  585. ; EXTCLK3_MULTIPLY_BY ; 1 ; Untyped ;
  586. ; EXTCLK2_MULTIPLY_BY ; 1 ; Untyped ;
  587. ; EXTCLK1_MULTIPLY_BY ; 1 ; Untyped ;
  588. ; EXTCLK0_MULTIPLY_BY ; 1 ; Untyped ;
  589. ; EXTCLK3_DIVIDE_BY ; 1 ; Untyped ;
  590. ; EXTCLK2_DIVIDE_BY ; 1 ; Untyped ;
  591. ; EXTCLK1_DIVIDE_BY ; 1 ; Untyped ;
  592. ; EXTCLK0_DIVIDE_BY ; 1 ; Untyped ;
  593. ; EXTCLK3_PHASE_SHIFT ; 0 ; Untyped ;
  594. ; EXTCLK2_PHASE_SHIFT ; 0 ; Untyped ;
  595. ; EXTCLK1_PHASE_SHIFT ; 0 ; Untyped ;
  596. ; EXTCLK0_PHASE_SHIFT ; 0 ; Untyped ;
  597. ; EXTCLK3_TIME_DELAY ; 0 ; Untyped ;
  598. ; EXTCLK2_TIME_DELAY ; 0 ; Untyped ;
  599. ; EXTCLK1_TIME_DELAY ; 0 ; Untyped ;
  600. ; EXTCLK0_TIME_DELAY ; 0 ; Untyped ;
  601. ; EXTCLK3_DUTY_CYCLE ; 50 ; Untyped ;
  602. ; EXTCLK2_DUTY_CYCLE ; 50 ; Untyped ;
  603. ; EXTCLK1_DUTY_CYCLE ; 50 ; Untyped ;
  604. ; EXTCLK0_DUTY_CYCLE ; 50 ; Untyped ;
  605. ; VCO_MULTIPLY_BY ; 0 ; Untyped ;
  606. ; VCO_DIVIDE_BY ; 0 ; Untyped ;
  607. ; SCLKOUT0_PHASE_SHIFT ; 0 ; Untyped ;
  608. ; SCLKOUT1_PHASE_SHIFT ; 0 ; Untyped ;
  609. ; VCO_MIN ; 0 ; Untyped ;
  610. ; VCO_MAX ; 0 ; Untyped ;
  611. ; VCO_CENTER ; 0 ; Untyped ;
  612. ; PFD_MIN ; 0 ; Untyped ;
  613. ; PFD_MAX ; 0 ; Untyped ;
  614. ; M_INITIAL ; 0 ; Untyped ;
  615. ; M ; 0 ; Untyped ;
  616. ; N ; 1 ; Untyped ;
  617. ; M2 ; 1 ; Untyped ;
  618. ; N2 ; 1 ; Untyped ;
  619. ; SS ; 1 ; Untyped ;
  620. ; C0_HIGH ; 0 ; Untyped ;
  621. ; C1_HIGH ; 0 ; Untyped ;
  622. ; C2_HIGH ; 0 ; Untyped ;
  623. ; C3_HIGH ; 0 ; Untyped ;
  624. ; C4_HIGH ; 0 ; Untyped ;
  625. ; C5_HIGH ; 0 ; Untyped ;
  626. ; C6_HIGH ; 0 ; Untyped ;
  627. ; C7_HIGH ; 0 ; Untyped ;
  628. ; C8_HIGH ; 0 ; Untyped ;
  629. ; C9_HIGH ; 0 ; Untyped ;
  630. ; C0_LOW ; 0 ; Untyped ;
  631. ; C1_LOW ; 0 ; Untyped ;
  632. ; C2_LOW ; 0 ; Untyped ;
  633. ; C3_LOW ; 0 ; Untyped ;
  634. ; C4_LOW ; 0 ; Untyped ;
  635. ; C5_LOW ; 0 ; Untyped ;
  636. ; C6_LOW ; 0 ; Untyped ;
  637. ; C7_LOW ; 0 ; Untyped ;
  638. ; C8_LOW ; 0 ; Untyped ;
  639. ; C9_LOW ; 0 ; Untyped ;
  640. ; C0_INITIAL ; 0 ; Untyped ;
  641. ; C1_INITIAL ; 0 ; Untyped ;
  642. ; C2_INITIAL ; 0 ; Untyped ;
  643. ; C3_INITIAL ; 0 ; Untyped ;
  644. ; C4_INITIAL ; 0 ; Untyped ;
  645. ; C5_INITIAL ; 0 ; Untyped ;
  646. ; C6_INITIAL ; 0 ; Untyped ;
  647. ; C7_INITIAL ; 0 ; Untyped ;
  648. ; C8_INITIAL ; 0 ; Untyped ;
  649. ; C9_INITIAL ; 0 ; Untyped ;
  650. ; C0_MODE ; BYPASS ; Untyped ;
  651. ; C1_MODE ; BYPASS ; Untyped ;
  652. ; C2_MODE ; BYPASS ; Untyped ;
  653. ; C3_MODE ; BYPASS ; Untyped ;
  654. ; C4_MODE ; BYPASS ; Untyped ;
  655. ; C5_MODE ; BYPASS ; Untyped ;
  656. ; C6_MODE ; BYPASS ; Untyped ;
  657. ; C7_MODE ; BYPASS ; Untyped ;
  658. ; C8_MODE ; BYPASS ; Untyped ;
  659. ; C9_MODE ; BYPASS ; Untyped ;
  660. ; C0_PH ; 0 ; Untyped ;
  661. ; C1_PH ; 0 ; Untyped ;
  662. ; C2_PH ; 0 ; Untyped ;
  663. ; C3_PH ; 0 ; Untyped ;
  664. ; C4_PH ; 0 ; Untyped ;
  665. ; C5_PH ; 0 ; Untyped ;
  666. ; C6_PH ; 0 ; Untyped ;
  667. ; C7_PH ; 0 ; Untyped ;
  668. ; C8_PH ; 0 ; Untyped ;
  669. ; C9_PH ; 0 ; Untyped ;
  670. ; L0_HIGH ; 1 ; Untyped ;
  671. ; L1_HIGH ; 1 ; Untyped ;
  672. ; G0_HIGH ; 1 ; Untyped ;
  673. ; G1_HIGH ; 1 ; Untyped ;
  674. ; G2_HIGH ; 1 ; Untyped ;
  675. ; G3_HIGH ; 1 ; Untyped ;
  676. ; E0_HIGH ; 1 ; Untyped ;
  677. ; E1_HIGH ; 1 ; Untyped ;
  678. ; E2_HIGH ; 1 ; Untyped ;
  679. ; E3_HIGH ; 1 ; Untyped ;
  680. ; L0_LOW ; 1 ; Untyped ;
  681. ; L1_LOW ; 1 ; Untyped ;
  682. ; G0_LOW ; 1 ; Untyped ;
  683. ; G1_LOW ; 1 ; Untyped ;
  684. ; G2_LOW ; 1 ; Untyped ;
  685. ; G3_LOW ; 1 ; Untyped ;
  686. ; E0_LOW ; 1 ; Untyped ;
  687. ; E1_LOW ; 1 ; Untyped ;
  688. ; E2_LOW ; 1 ; Untyped ;
  689. ; E3_LOW ; 1 ; Untyped ;
  690. ; L0_INITIAL ; 1 ; Untyped ;
  691. ; L1_INITIAL ; 1 ; Untyped ;
  692. ; G0_INITIAL ; 1 ; Untyped ;
  693. ; G1_INITIAL ; 1 ; Untyped ;
  694. ; G2_INITIAL ; 1 ; Untyped ;
  695. ; G3_INITIAL ; 1 ; Untyped ;
  696. ; E0_INITIAL ; 1 ; Untyped ;
  697. ; E1_INITIAL ; 1 ; Untyped ;
  698. ; E2_INITIAL ; 1 ; Untyped ;
  699. ; E3_INITIAL ; 1 ; Untyped ;
  700. ; L0_MODE ; BYPASS ; Untyped ;
  701. ; L1_MODE ; BYPASS ; Untyped ;
  702. ; G0_MODE ; BYPASS ; Untyped ;
  703. ; G1_MODE ; BYPASS ; Untyped ;
  704. ; G2_MODE ; BYPASS ; Untyped ;
  705. ; G3_MODE ; BYPASS ; Untyped ;
  706. ; E0_MODE ; BYPASS ; Untyped ;
  707. ; E1_MODE ; BYPASS ; Untyped ;
  708. ; E2_MODE ; BYPASS ; Untyped ;
  709. ; E3_MODE ; BYPASS ; Untyped ;
  710. ; L0_PH ; 0 ; Untyped ;
  711. ; L1_PH ; 0 ; Untyped ;
  712. ; G0_PH ; 0 ; Untyped ;
  713. ; G1_PH ; 0 ; Untyped ;
  714. ; G2_PH ; 0 ; Untyped ;
  715. ; G3_PH ; 0 ; Untyped ;
  716. ; E0_PH ; 0 ; Untyped ;
  717. ; E1_PH ; 0 ; Untyped ;
  718. ; E2_PH ; 0 ; Untyped ;
  719. ; E3_PH ; 0 ; Untyped ;
  720. ; M_PH ; 0 ; Untyped ;
  721. ; C1_USE_CASC_IN ; OFF ; Untyped ;
  722. ; C2_USE_CASC_IN ; OFF ; Untyped ;
  723. ; C3_USE_CASC_IN ; OFF ; Untyped ;
  724. ; C4_USE_CASC_IN ; OFF ; Untyped ;
  725. ; C5_USE_CASC_IN ; OFF ; Untyped ;
  726. ; C6_USE_CASC_IN ; OFF ; Untyped ;
  727. ; C7_USE_CASC_IN ; OFF ; Untyped ;
  728. ; C8_USE_CASC_IN ; OFF ; Untyped ;
  729. ; C9_USE_CASC_IN ; OFF ; Untyped ;
  730. ; CLK0_COUNTER ; G0 ; Untyped ;
  731. ; CLK1_COUNTER ; G0 ; Untyped ;
  732. ; CLK2_COUNTER ; G0 ; Untyped ;
  733. ; CLK3_COUNTER ; G0 ; Untyped ;
  734. ; CLK4_COUNTER ; G0 ; Untyped ;
  735. ; CLK5_COUNTER ; G0 ; Untyped ;
  736. ; CLK6_COUNTER ; E0 ; Untyped ;
  737. ; CLK7_COUNTER ; E1 ; Untyped ;
  738. ; CLK8_COUNTER ; E2 ; Untyped ;
  739. ; CLK9_COUNTER ; E3 ; Untyped ;
  740. ; L0_TIME_DELAY ; 0 ; Untyped ;
  741. ; L1_TIME_DELAY ; 0 ; Untyped ;
  742. ; G0_TIME_DELAY ; 0 ; Untyped ;
  743. ; G1_TIME_DELAY ; 0 ; Untyped ;
  744. ; G2_TIME_DELAY ; 0 ; Untyped ;
  745. ; G3_TIME_DELAY ; 0 ; Untyped ;
  746. ; E0_TIME_DELAY ; 0 ; Untyped ;
  747. ; E1_TIME_DELAY ; 0 ; Untyped ;
  748. ; E2_TIME_DELAY ; 0 ; Untyped ;
  749. ; E3_TIME_DELAY ; 0 ; Untyped ;
  750. ; M_TIME_DELAY ; 0 ; Untyped ;
  751. ; N_TIME_DELAY ; 0 ; Untyped ;
  752. ; EXTCLK3_COUNTER ; E3 ; Untyped ;
  753. ; EXTCLK2_COUNTER ; E2 ; Untyped ;
  754. ; EXTCLK1_COUNTER ; E1 ; Untyped ;
  755. ; EXTCLK0_COUNTER ; E0 ; Untyped ;
  756. ; ENABLE0_COUNTER ; L0 ; Untyped ;
  757. ; ENABLE1_COUNTER ; L0 ; Untyped ;
  758. ; CHARGE_PUMP_CURRENT ; 2 ; Untyped ;
  759. ; LOOP_FILTER_R ; 1.000000 ; Untyped ;
  760. ; LOOP_FILTER_C ; 5 ; Untyped ;
  761. ; CHARGE_PUMP_CURRENT_BITS ; 9999 ; Untyped ;
  762. ; LOOP_FILTER_R_BITS ; 9999 ; Untyped ;
  763. ; LOOP_FILTER_C_BITS ; 9999 ; Untyped ;
  764. ; VCO_POST_SCALE ; 0 ; Untyped ;
  765. ; CLK2_OUTPUT_FREQUENCY ; 0 ; Untyped ;
  766. ; CLK1_OUTPUT_FREQUENCY ; 0 ; Untyped ;
  767. ; CLK0_OUTPUT_FREQUENCY ; 0 ; Untyped ;
  768. ; INTENDED_DEVICE_FAMILY ; MAX 10 ; Untyped ;
  769. ; PORT_CLKENA0 ; PORT_UNUSED ; Untyped ;
  770. ; PORT_CLKENA1 ; PORT_UNUSED ; Untyped ;
  771. ; PORT_CLKENA2 ; PORT_UNUSED ; Untyped ;
  772. ; PORT_CLKENA3 ; PORT_UNUSED ; Untyped ;
  773. ; PORT_CLKENA4 ; PORT_UNUSED ; Untyped ;
  774. ; PORT_CLKENA5 ; PORT_UNUSED ; Untyped ;
  775. ; PORT_EXTCLKENA0 ; PORT_CONNECTIVITY ; Untyped ;
  776. ; PORT_EXTCLKENA1 ; PORT_CONNECTIVITY ; Untyped ;
  777. ; PORT_EXTCLKENA2 ; PORT_CONNECTIVITY ; Untyped ;
  778. ; PORT_EXTCLKENA3 ; PORT_CONNECTIVITY ; Untyped ;
  779. ; PORT_EXTCLK0 ; PORT_UNUSED ; Untyped ;
  780. ; PORT_EXTCLK1 ; PORT_UNUSED ; Untyped ;
  781. ; PORT_EXTCLK2 ; PORT_UNUSED ; Untyped ;
  782. ; PORT_EXTCLK3 ; PORT_UNUSED ; Untyped ;
  783. ; PORT_CLKBAD0 ; PORT_UNUSED ; Untyped ;
  784. ; PORT_CLKBAD1 ; PORT_UNUSED ; Untyped ;
  785. ; PORT_CLK0 ; PORT_USED ; Untyped ;
  786. ; PORT_CLK1 ; PORT_USED ; Untyped ;
  787. ; PORT_CLK2 ; PORT_USED ; Untyped ;
  788. ; PORT_CLK3 ; PORT_USED ; Untyped ;
  789. ; PORT_CLK4 ; PORT_UNUSED ; Untyped ;
  790. ; PORT_CLK5 ; PORT_UNUSED ; Untyped ;
  791. ; PORT_CLK6 ; PORT_UNUSED ; Untyped ;
  792. ; PORT_CLK7 ; PORT_UNUSED ; Untyped ;
  793. ; PORT_CLK8 ; PORT_UNUSED ; Untyped ;
  794. ; PORT_CLK9 ; PORT_UNUSED ; Untyped ;
  795. ; PORT_SCANDATA ; PORT_UNUSED ; Untyped ;
  796. ; PORT_SCANDATAOUT ; PORT_UNUSED ; Untyped ;
  797. ; PORT_SCANDONE ; PORT_UNUSED ; Untyped ;
  798. ; PORT_SCLKOUT1 ; PORT_CONNECTIVITY ; Untyped ;
  799. ; PORT_SCLKOUT0 ; PORT_CONNECTIVITY ; Untyped ;
  800. ; PORT_ACTIVECLOCK ; PORT_UNUSED ; Untyped ;
  801. ; PORT_CLKLOSS ; PORT_UNUSED ; Untyped ;
  802. ; PORT_INCLK1 ; PORT_UNUSED ; Untyped ;
  803. ; PORT_INCLK0 ; PORT_USED ; Untyped ;
  804. ; PORT_FBIN ; PORT_UNUSED ; Untyped ;
  805. ; PORT_PLLENA ; PORT_UNUSED ; Untyped ;
  806. ; PORT_CLKSWITCH ; PORT_UNUSED ; Untyped ;
  807. ; PORT_ARESET ; PORT_USED ; Untyped ;
  808. ; PORT_PFDENA ; PORT_UNUSED ; Untyped ;
  809. ; PORT_SCANCLK ; PORT_USED ; Untyped ;
  810. ; PORT_SCANACLR ; PORT_UNUSED ; Untyped ;
  811. ; PORT_SCANREAD ; PORT_UNUSED ; Untyped ;
  812. ; PORT_SCANWRITE ; PORT_UNUSED ; Untyped ;
  813. ; PORT_ENABLE0 ; PORT_CONNECTIVITY ; Untyped ;
  814. ; PORT_ENABLE1 ; PORT_CONNECTIVITY ; Untyped ;
  815. ; PORT_LOCKED ; PORT_USED ; Untyped ;
  816. ; PORT_CONFIGUPDATE ; PORT_UNUSED ; Untyped ;
  817. ; PORT_FBOUT ; PORT_CONNECTIVITY ; Untyped ;
  818. ; PORT_PHASEDONE ; PORT_USED ; Untyped ;
  819. ; PORT_PHASESTEP ; PORT_USED ; Untyped ;
  820. ; PORT_PHASEUPDOWN ; PORT_USED ; Untyped ;
  821. ; PORT_SCANCLKENA ; PORT_UNUSED ; Untyped ;
  822. ; PORT_PHASECOUNTERSELECT ; PORT_USED ; Untyped ;
  823. ; PORT_VCOOVERRANGE ; PORT_CONNECTIVITY ; Untyped ;
  824. ; PORT_VCOUNDERRANGE ; PORT_CONNECTIVITY ; Untyped ;
  825. ; M_TEST_SOURCE ; 5 ; Untyped ;
  826. ; C0_TEST_SOURCE ; 5 ; Untyped ;
  827. ; C1_TEST_SOURCE ; 5 ; Untyped ;
  828. ; C2_TEST_SOURCE ; 5 ; Untyped ;
  829. ; C3_TEST_SOURCE ; 5 ; Untyped ;
  830. ; C4_TEST_SOURCE ; 5 ; Untyped ;
  831. ; C5_TEST_SOURCE ; 5 ; Untyped ;
  832. ; C6_TEST_SOURCE ; 5 ; Untyped ;
  833. ; C7_TEST_SOURCE ; 5 ; Untyped ;
  834. ; C8_TEST_SOURCE ; 5 ; Untyped ;
  835. ; C9_TEST_SOURCE ; 5 ; Untyped ;
  836. ; CBXI_PARAMETER ; pll_altpll ; Untyped ;
  837. ; VCO_FREQUENCY_CONTROL ; AUTO ; Untyped ;
  838. ; VCO_PHASE_SHIFT_STEP ; 0 ; Untyped ;
  839. ; WIDTH_CLOCK ; 5 ; Signed Integer ;
  840. ; WIDTH_PHASECOUNTERSELECT ; 3 ; Signed Integer ;
  841. ; USING_FBMIMICBIDIR_PORT ; OFF ; Untyped ;
  842. ; DEVICE_FAMILY ; Cyclone IV E ; Untyped ;
  843. ; SCAN_CHAIN_MIF_FILE ; UNUSED ; Untyped ;
  844. ; SIM_GATE_LOCK_DEVICE_BEHAVIOR ; OFF ; Untyped ;
  845. ; AUTO_CARRY_CHAINS ; ON ; AUTO_CARRY ;
  846. ; IGNORE_CARRY_BUFFERS ; OFF ; IGNORE_CARRY ;
  847. ; AUTO_CASCADE_CHAINS ; ON ; AUTO_CASCADE ;
  848. ; IGNORE_CASCADE_BUFFERS ; OFF ; IGNORE_CASCADE ;
  849. +-------------------------------+-----------------------+----------------------+
  850. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  851. +----------------------------------------------------------------------+
  852. ; Parameter Settings for User Entity Instance: transpose:hdmitranspose ;
  853. +----------------+-------+---------------------------------------------+
  854. ; Parameter Name ; Value ; Type ;
  855. +----------------+-------+---------------------------------------------+
  856. ; words ; 3 ; Signed Integer ;
  857. ; bits ; 10 ; Signed Integer ;
  858. ; reverse_w ; 0 ; Signed Integer ;
  859. ; reverse_b ; 1 ; Signed Integer ;
  860. ; reg_d ; 0 ; Signed Integer ;
  861. ; reg_q ; 0 ; Signed Integer ;
  862. ; transpose ; 1 ; Signed Integer ;
  863. +----------------+-------+---------------------------------------------+
  864. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  865. +-----------------------------------------------------------------------------------+
  866. ; Parameter Settings for User Entity Instance: transpose:hdmitranspose|condreg:dreg ;
  867. +----------------+-------+----------------------------------------------------------+
  868. ; Parameter Name ; Value ; Type ;
  869. +----------------+-------+----------------------------------------------------------+
  870. ; bits ; 30 ; Signed Integer ;
  871. ; register ; 0 ; Signed Integer ;
  872. +----------------+-------+----------------------------------------------------------+
  873. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  874. +-----------------------------------------------------------------------------------+
  875. ; Parameter Settings for User Entity Instance: transpose:hdmitranspose|condreg:qreg ;
  876. +----------------+-------+----------------------------------------------------------+
  877. ; Parameter Name ; Value ; Type ;
  878. +----------------+-------+----------------------------------------------------------+
  879. ; bits ; 30 ; Signed Integer ;
  880. ; register ; 0 ; Signed Integer ;
  881. +----------------+-------+----------------------------------------------------------+
  882. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  883. +--------------------------------------------------------------------------------------------+
  884. ; Parameter Settings for User Entity Instance: hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component ;
  885. +-----------------------------+----------------+---------------------------------------------+
  886. ; Parameter Name ; Value ; Type ;
  887. +-----------------------------+----------------+---------------------------------------------+
  888. ; AUTO_CARRY_CHAINS ; ON ; AUTO_CARRY ;
  889. ; IGNORE_CARRY_BUFFERS ; OFF ; IGNORE_CARRY ;
  890. ; AUTO_CASCADE_CHAINS ; ON ; AUTO_CASCADE ;
  891. ; IGNORE_CASCADE_BUFFERS ; OFF ; IGNORE_CASCADE ;
  892. ; NUMBER_OF_CHANNELS ; 3 ; Signed Integer ;
  893. ; DESERIALIZATION_FACTOR ; 10 ; Signed Integer ;
  894. ; REGISTERED_INPUT ; TX_CORECLK ; Untyped ;
  895. ; MULTI_CLOCK ; OFF ; Untyped ;
  896. ; INCLOCK_PERIOD ; 27778 ; Signed Integer ;
  897. ; OUTCLOCK_DIVIDE_BY ; 10 ; Signed Integer ;
  898. ; INCLOCK_BOOST ; 0 ; Signed Integer ;
  899. ; CENTER_ALIGN_MSB ; UNUSED ; Untyped ;
  900. ; INTENDED_DEVICE_FAMILY ; Cyclone IV E ; Untyped ;
  901. ; DEVICE_FAMILY ; Cyclone IV E ; Untyped ;
  902. ; OUTPUT_DATA_RATE ; 360 ; Signed Integer ;
  903. ; INCLOCK_DATA_ALIGNMENT ; EDGE_ALIGNED ; Untyped ;
  904. ; OUTCLOCK_ALIGNMENT ; EDGE_ALIGNED ; Untyped ;
  905. ; INCLOCK_PHASE_SHIFT ; 0 ; Signed Integer ;
  906. ; OUTCLOCK_PHASE_SHIFT ; 0 ; Signed Integer ;
  907. ; COMMON_RX_TX_PLL ; OFF ; Untyped ;
  908. ; OUTCLOCK_RESOURCE ; AUTO ; Untyped ;
  909. ; USE_EXTERNAL_PLL ; OFF ; Untyped ;
  910. ; PREEMPHASIS_SETTING ; 0 ; Signed Integer ;
  911. ; VOD_SETTING ; 0 ; Signed Integer ;
  912. ; DIFFERENTIAL_DRIVE ; 0 ; Signed Integer ;
  913. ; CORECLOCK_DIVIDE_BY ; 2 ; Signed Integer ;
  914. ; ENABLE_CLK_LATENCY ; OFF ; Untyped ;
  915. ; OUTCLOCK_DUTY_CYCLE ; 50 ; Signed Integer ;
  916. ; PLL_BANDWIDTH_TYPE ; AUTO ; Untyped ;
  917. ; IMPLEMENT_IN_LES ; ON ; Untyped ;
  918. ; PLL_SELF_RESET_ON_LOSS_LOCK ; ON ; Untyped ;
  919. ; CBXI_PARAMETER ; hdmitx_lvds_tx ; Untyped ;
  920. +-----------------------------+----------------+---------------------------------------------+
  921. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  922. +-----------------------------------------------------------------+
  923. ; altpll Parameter Settings by Entity Instance ;
  924. +-------------------------------+---------------------------------+
  925. ; Name ; Value ;
  926. +-------------------------------+---------------------------------+
  927. ; Number of entity instances ; 1 ;
  928. ; Entity Instance ; pll:pll|altpll:altpll_component ;
  929. ; -- OPERATION_MODE ; NORMAL ;
  930. ; -- PLL_TYPE ; AUTO ;
  931. ; -- PRIMARY_CLOCK ; INCLK0 ;
  932. ; -- INCLK0_INPUT_FREQUENCY ; 20833 ;
  933. ; -- INCLK1_INPUT_FREQUENCY ; 0 ;
  934. ; -- VCO_MULTIPLY_BY ; 0 ;
  935. ; -- VCO_DIVIDE_BY ; 0 ;
  936. +-------------------------------+---------------------------------+
  937. +---------------------------------------------------------+
  938. ; Port Connectivity Checks: "hdmitx:hdmitx" ;
  939. +------------+--------+----------+------------------------+
  940. ; Port ; Type ; Severity ; Details ;
  941. +------------+--------+----------+------------------------+
  942. ; pll_areset ; Input ; Info ; Stuck at GND ;
  943. ; tx_locked ; Output ; Info ; Explicitly unconnected ;
  944. +------------+--------+----------+------------------------+
  945. +------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  946. ; Port Connectivity Checks: "transpose:hdmitranspose" ;
  947. +------+-------+----------+----------------------------------------------------------------------------------------------------------------------------------------------+
  948. ; Port ; Type ; Severity ; Details ;
  949. +------+-------+----------+----------------------------------------------------------------------------------------------------------------------------------------------+
  950. ; clk ; Input ; Warning ; Declared by entity but not connected by instance. If a default value exists, it will be used. Otherwise, the port will be connected to GND. ;
  951. +------+-------+----------+----------------------------------------------------------------------------------------------------------------------------------------------+
  952. +-----------------------------------------------------+
  953. ; Port Connectivity Checks: "tmdsenc:hdmitmds[2].enc" ;
  954. +------+-------+----------+---------------------------+
  955. ; Port ; Type ; Severity ; Details ;
  956. +------+-------+----------+---------------------------+
  957. ; den ; Input ; Info ; Stuck at VCC ;
  958. ; c ; Input ; Info ; Stuck at GND ;
  959. +------+-------+----------+---------------------------+
  960. +-----------------------------------------------------+
  961. ; Port Connectivity Checks: "tmdsenc:hdmitmds[1].enc" ;
  962. +------+-------+----------+---------------------------+
  963. ; Port ; Type ; Severity ; Details ;
  964. +------+-------+----------+---------------------------+
  965. ; den ; Input ; Info ; Stuck at VCC ;
  966. ; c ; Input ; Info ; Stuck at GND ;
  967. +------+-------+----------+---------------------------+
  968. +-----------------------------------------------------+
  969. ; Port Connectivity Checks: "tmdsenc:hdmitmds[0].enc" ;
  970. +------+-------+----------+---------------------------+
  971. ; Port ; Type ; Severity ; Details ;
  972. +------+-------+----------+---------------------------+
  973. ; den ; Input ; Info ; Stuck at VCC ;
  974. ; c ; Input ; Info ; Stuck at GND ;
  975. +------+-------+----------+---------------------------+
  976. +---------------------------------------------------------------------------------------------------------------------------------------------------+
  977. ; Port Connectivity Checks: "pll:pll" ;
  978. +--------------------+--------+----------+----------------------------------------------------------------------------------------------------------+
  979. ; Port ; Type ; Severity ; Details ;
  980. +--------------------+--------+----------+----------------------------------------------------------------------------------------------------------+
  981. ; areset ; Input ; Info ; Stuck at GND ;
  982. ; phasestep ; Input ; Info ; Stuck at GND ;
  983. ; phasecounterselect ; Input ; Info ; Stuck at GND ;
  984. ; phaseupdown ; Input ; Info ; Stuck at VCC ;
  985. ; scanclk ; Input ; Info ; Stuck at GND ;
  986. ; phasedone ; Output ; Info ; Explicitly unconnected ;
  987. ; c3 ; Output ; Warning ; Declared by entity but not connected by instance. Logic that only feeds a dangling port will be removed. ;
  988. +--------------------+--------+----------+----------------------------------------------------------------------------------------------------------+
  989. +-----------------------------------------------------+
  990. ; Post-Synthesis Netlist Statistics for Top Partition ;
  991. +-----------------------+-----------------------------+
  992. ; Type ; Count ;
  993. +-----------------------+-----------------------------+
  994. ; boundary_port ; 130 ;
  995. ; cycloneiii_ddio_out ; 4 ;
  996. ; cycloneiii_ff ; 218 ;
  997. ; CLR ; 58 ;
  998. ; CLR SCLR ; 18 ;
  999. ; CLR SLD ; 9 ;
  1000. ; ENA ; 27 ;
  1001. ; plain ; 106 ;
  1002. ; cycloneiii_io_obuf ; 51 ;
  1003. ; cycloneiii_lcell_comb ; 277 ;
  1004. ; arith ; 57 ;
  1005. ; 2 data inputs ; 40 ;
  1006. ; 3 data inputs ; 17 ;
  1007. ; normal ; 220 ;
  1008. ; 0 data inputs ; 8 ;
  1009. ; 1 data inputs ; 23 ;
  1010. ; 2 data inputs ; 36 ;
  1011. ; 3 data inputs ; 48 ;
  1012. ; 4 data inputs ; 105 ;
  1013. ; cycloneiii_pll ; 2 ;
  1014. ; ; ;
  1015. ; Max LUT depth ; 7.20 ;
  1016. ; Average LUT depth ; 2.81 ;
  1017. +-----------------------+-----------------------------+
  1018. +-------------------------------+
  1019. ; Elapsed Time Per Partition ;
  1020. +----------------+--------------+
  1021. ; Partition Name ; Elapsed Time ;
  1022. +----------------+--------------+
  1023. ; Top ; 00:00:01 ;
  1024. +----------------+--------------+
  1025. +-------------------------------+
  1026. ; Analysis & Synthesis Messages ;
  1027. +-------------------------------+
  1028. Info: *******************************************************************
  1029. Info: Running Quartus Prime Analysis & Synthesis
  1030. Info: Version 18.1.1 Build 646 04/11/2019 SJ Lite Edition
  1031. Info: Processing started: Wed Jul 28 12:55:46 2021
  1032. Info: Command: quartus_map --read_settings_files=on --write_settings_files=off max80 -c max80
  1033. Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.
  1034. Info (20030): Parallel compilation is enabled and will use 2 of the 2 processors detected
  1035. Info (12021): Found 3 design units, including 3 entities, in source file transpose.sv
  1036. Info (12023): Found entity 1: condreg File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 4
  1037. Info (12023): Found entity 2: transpose File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 35
  1038. Info (12023): Found entity 3: reverse File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 79
  1039. Info (12021): Found 1 design units, including 1 entities, in source file max80.sv
  1040. Info (12023): Found entity 1: max80 File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 11
  1041. Info (12021): Found 1 design units, including 1 entities, in source file ip/pll.v
  1042. Info (12023): Found entity 1: pll File: /home/hpa/abc80/max80/blinktest/ip/pll.v Line: 40
  1043. Info (12021): Found 1 design units, including 1 entities, in source file ip/hdmitx.v
  1044. Info (12023): Found entity 1: hdmitx File: /home/hpa/abc80/max80/blinktest/ip/hdmitx.v Line: 40
  1045. Warning (10236): Verilog HDL Implicit Net warning at max80.sv(172): created implicit net for "hdmi_sck" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 172
  1046. Warning (10236): Verilog HDL Implicit Net warning at max80.sv(268): created implicit net for "spi_cs_flash_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 268
  1047. Info (12127): Elaborating entity "max80" for the top level hierarchy
  1048. Warning (10036): Verilog HDL or VHDL warning at max80.sv(172): object "hdmi_sck" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 172
  1049. Warning (10036): Verilog HDL or VHDL warning at max80.sv(268): object "spi_cs_flash_n" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 268
  1050. Warning (10036): Verilog HDL or VHDL warning at max80.sv(204): object "abc_xmemrd" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 204
  1051. Warning (10036): Verilog HDL or VHDL warning at max80.sv(205): object "abc_xmemwr" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 205
  1052. Warning (10036): Verilog HDL or VHDL warning at max80.sv(208): object "abc_iord" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 208
  1053. Warning (10036): Verilog HDL or VHDL warning at max80.sv(209): object "abc_iowr" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 209
  1054. Warning (10858): Verilog HDL warning at max80.sv(212): object abc_wait used but never assigned File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 212
  1055. Warning (10858): Verilog HDL warning at max80.sv(213): object abc_resin used but never assigned File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 213
  1056. Warning (10858): Verilog HDL warning at max80.sv(214): object abc_int used but never assigned File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 214
  1057. Warning (10858): Verilog HDL warning at max80.sv(215): object abc_nmi used but never assigned File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 215
  1058. Warning (10858): Verilog HDL warning at max80.sv(216): object abc_xm used but never assigned File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 216
  1059. Warning (10230): Verilog HDL assignment warning at max80.sv(143): truncated value with size 30 to match size of target (24) File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 143
  1060. Warning (10040): Verilog HDL or VHDL arithmetic warning at max80.sv(239): loss of carry in addition or borrow in subtraction File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 239
  1061. Warning (10030): Net "abc_wait" at max80.sv(212) has no driver or initial value, using a default initial value '0' File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 212
  1062. Warning (10030): Net "abc_resin" at max80.sv(213) has no driver or initial value, using a default initial value '0' File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 213
  1063. Warning (10030): Net "abc_int" at max80.sv(214) has no driver or initial value, using a default initial value '0' File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 214
  1064. Warning (10030): Net "abc_nmi" at max80.sv(215) has no driver or initial value, using a default initial value '0' File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 215
  1065. Warning (10030): Net "abc_xm" at max80.sv(216) has no driver or initial value, using a default initial value '0' File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 216
  1066. Warning (10034): Output port "abc_d_oe" at max80.sv(19) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 19
  1067. Warning (10034): Output port "abc_master" at max80.sv(38) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 38
  1068. Warning (10034): Output port "abc_a_oe" at max80.sv(39) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 39
  1069. Warning (10034): Output port "abc_d_ce_n" at max80.sv(41) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 41
  1070. Warning (10034): Output port "flash_cs_n" at max80.sv(68) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 68
  1071. Warning (10034): Output port "flash_clk" at max80.sv(69) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 69
  1072. Warning (10034): Output port "flash_mosi" at max80.sv(70) has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 70
  1073. Warning (10862): input port "abc_a" at max80.sv(17) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1074. Warning (10863): bidir port "abc_d" at max80.sv(18) has no fan-in File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1075. Warning (10862): bidir port "abc_d" at max80.sv(18) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1076. Warning (10862): input port "abc_out_n" at max80.sv(22) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 22
  1077. Warning (10862): input port "abc_inp_n" at max80.sv(23) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 23
  1078. Warning (10862): bidir port "sr_dq" at max80.sv(48) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1079. Warning (10862): bidir port "sd_dat" at max80.sv(58) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 58
  1080. Warning (10862): bidir port "gpio" at max80.sv(93) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 93
  1081. Warning (10862): input port "abc_clk" at max80.sv(16) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 16
  1082. Warning (10862): input port "abc_rst_n" at max80.sv(20) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 20
  1083. Warning (10862): input port "abc_cs_n" at max80.sv(21) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 21
  1084. Warning (10862): input port "abc_xmemfl_n" at max80.sv(24) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 24
  1085. Warning (10862): input port "abc_xmemw800_n" at max80.sv(25) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 25
  1086. Warning (10862): input port "abc_xmemw80_n" at max80.sv(26) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 26
  1087. Warning (10862): input port "tty_txd" at max80.sv(61) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 61
  1088. Warning (10862): input port "tty_rts" at max80.sv(63) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 63
  1089. Warning (10862): input port "tty_dtr" at max80.sv(65) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 65
  1090. Warning (10862): input port "flash_miso" at max80.sv(71) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 71
  1091. Warning (10862): bidir port "spi_clk" at max80.sv(74) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 74
  1092. Warning (10862): bidir port "spi_miso" at max80.sv(75) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 75
  1093. Warning (10862): bidir port "spi_mosi" at max80.sv(76) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 76
  1094. Warning (10862): bidir port "spi_cs_esp_n" at max80.sv(77) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 77
  1095. Warning (10862): bidir port "esp_io0" at max80.sv(80) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 80
  1096. Warning (10862): bidir port "esp_int" at max80.sv(81) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 81
  1097. Warning (10862): bidir port "i2c_scl" at max80.sv(84) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 84
  1098. Warning (10862): bidir port "i2c_sda" at max80.sv(85) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 85
  1099. Warning (10862): input port "rtc_32khz" at max80.sv(86) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 86
  1100. Warning (10862): input port "rtc_int_n" at max80.sv(87) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 87
  1101. Warning (10862): bidir port "hdmi_scl" at max80.sv(98) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 98
  1102. Warning (10863): bidir port "hdmi_sda" at max80.sv(99) has no fan-in File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 99
  1103. Warning (10862): bidir port "hdmi_sda" at max80.sv(99) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 99
  1104. Warning (10862): bidir port "hdmi_hpd" at max80.sv(101) has no fan-out File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 101
  1105. Info (12128): Elaborating entity "pll" for hierarchy "pll:pll" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 127
  1106. Info (12128): Elaborating entity "altpll" for hierarchy "pll:pll|altpll:altpll_component" File: /home/hpa/abc80/max80/blinktest/ip/pll.v Line: 131
  1107. Info (12130): Elaborated megafunction instantiation "pll:pll|altpll:altpll_component" File: /home/hpa/abc80/max80/blinktest/ip/pll.v Line: 131
  1108. Info (12133): Instantiated megafunction "pll:pll|altpll:altpll_component" with the following parameter: File: /home/hpa/abc80/max80/blinktest/ip/pll.v Line: 131
  1109. Info (12134): Parameter "bandwidth_type" = "AUTO"
  1110. Info (12134): Parameter "clk0_divide_by" = "1"
  1111. Info (12134): Parameter "clk0_duty_cycle" = "50"
  1112. Info (12134): Parameter "clk0_multiply_by" = "2"
  1113. Info (12134): Parameter "clk0_phase_shift" = "0"
  1114. Info (12134): Parameter "clk1_divide_by" = "1"
  1115. Info (12134): Parameter "clk1_duty_cycle" = "50"
  1116. Info (12134): Parameter "clk1_multiply_by" = "2"
  1117. Info (12134): Parameter "clk1_phase_shift" = "0"
  1118. Info (12134): Parameter "clk2_divide_by" = "4"
  1119. Info (12134): Parameter "clk2_duty_cycle" = "50"
  1120. Info (12134): Parameter "clk2_multiply_by" = "3"
  1121. Info (12134): Parameter "clk2_phase_shift" = "0"
  1122. Info (12134): Parameter "clk3_divide_by" = "2"
  1123. Info (12134): Parameter "clk3_duty_cycle" = "50"
  1124. Info (12134): Parameter "clk3_multiply_by" = "15"
  1125. Info (12134): Parameter "clk3_phase_shift" = "0"
  1126. Info (12134): Parameter "compensate_clock" = "CLK0"
  1127. Info (12134): Parameter "inclk0_input_frequency" = "20833"
  1128. Info (12134): Parameter "intended_device_family" = "MAX 10"
  1129. Info (12134): Parameter "lpm_hint" = "CBX_MODULE_PREFIX=pll"
  1130. Info (12134): Parameter "lpm_type" = "altpll"
  1131. Info (12134): Parameter "operation_mode" = "NORMAL"
  1132. Info (12134): Parameter "pll_type" = "AUTO"
  1133. Info (12134): Parameter "port_activeclock" = "PORT_UNUSED"
  1134. Info (12134): Parameter "port_areset" = "PORT_USED"
  1135. Info (12134): Parameter "port_clkbad0" = "PORT_UNUSED"
  1136. Info (12134): Parameter "port_clkbad1" = "PORT_UNUSED"
  1137. Info (12134): Parameter "port_clkloss" = "PORT_UNUSED"
  1138. Info (12134): Parameter "port_clkswitch" = "PORT_UNUSED"
  1139. Info (12134): Parameter "port_configupdate" = "PORT_UNUSED"
  1140. Info (12134): Parameter "port_fbin" = "PORT_UNUSED"
  1141. Info (12134): Parameter "port_inclk0" = "PORT_USED"
  1142. Info (12134): Parameter "port_inclk1" = "PORT_UNUSED"
  1143. Info (12134): Parameter "port_locked" = "PORT_USED"
  1144. Info (12134): Parameter "port_pfdena" = "PORT_UNUSED"
  1145. Info (12134): Parameter "port_phasecounterselect" = "PORT_USED"
  1146. Info (12134): Parameter "port_phasedone" = "PORT_USED"
  1147. Info (12134): Parameter "port_phasestep" = "PORT_USED"
  1148. Info (12134): Parameter "port_phaseupdown" = "PORT_USED"
  1149. Info (12134): Parameter "port_pllena" = "PORT_UNUSED"
  1150. Info (12134): Parameter "port_scanaclr" = "PORT_UNUSED"
  1151. Info (12134): Parameter "port_scanclk" = "PORT_USED"
  1152. Info (12134): Parameter "port_scanclkena" = "PORT_UNUSED"
  1153. Info (12134): Parameter "port_scandata" = "PORT_UNUSED"
  1154. Info (12134): Parameter "port_scandataout" = "PORT_UNUSED"
  1155. Info (12134): Parameter "port_scandone" = "PORT_UNUSED"
  1156. Info (12134): Parameter "port_scanread" = "PORT_UNUSED"
  1157. Info (12134): Parameter "port_scanwrite" = "PORT_UNUSED"
  1158. Info (12134): Parameter "port_clk0" = "PORT_USED"
  1159. Info (12134): Parameter "port_clk1" = "PORT_USED"
  1160. Info (12134): Parameter "port_clk2" = "PORT_USED"
  1161. Info (12134): Parameter "port_clk3" = "PORT_USED"
  1162. Info (12134): Parameter "port_clk4" = "PORT_UNUSED"
  1163. Info (12134): Parameter "port_clk5" = "PORT_UNUSED"
  1164. Info (12134): Parameter "port_clkena0" = "PORT_UNUSED"
  1165. Info (12134): Parameter "port_clkena1" = "PORT_UNUSED"
  1166. Info (12134): Parameter "port_clkena2" = "PORT_UNUSED"
  1167. Info (12134): Parameter "port_clkena3" = "PORT_UNUSED"
  1168. Info (12134): Parameter "port_clkena4" = "PORT_UNUSED"
  1169. Info (12134): Parameter "port_clkena5" = "PORT_UNUSED"
  1170. Info (12134): Parameter "port_extclk0" = "PORT_UNUSED"
  1171. Info (12134): Parameter "port_extclk1" = "PORT_UNUSED"
  1172. Info (12134): Parameter "port_extclk2" = "PORT_UNUSED"
  1173. Info (12134): Parameter "port_extclk3" = "PORT_UNUSED"
  1174. Info (12134): Parameter "self_reset_on_loss_lock" = "ON"
  1175. Info (12134): Parameter "width_clock" = "5"
  1176. Info (12134): Parameter "width_phasecounterselect" = "3"
  1177. Info (12021): Found 8 design units, including 8 entities, in source file db/pll_altpll.v
  1178. Info (12023): Found entity 1: pll_altpll_dyn_phase_le File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 35
  1179. Info (12023): Found entity 2: pll_altpll_dyn_phase_le1 File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 78
  1180. Info (12023): Found entity 3: pll_altpll_dyn_phase_le12 File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 121
  1181. Info (12023): Found entity 4: pll_cmpr File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 171
  1182. Info (12023): Found entity 5: pll_cntr File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 205
  1183. Info (12023): Found entity 6: pll_cmpr1 File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 309
  1184. Info (12023): Found entity 7: pll_cntr1 File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 343
  1185. Info (12023): Found entity 8: pll_altpll File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 446
  1186. Info (12128): Elaborating entity "pll_altpll" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated" File: /opt/altera/18.1/quartus/libraries/megafunctions/altpll.tdf Line: 898
  1187. Info (12128): Elaborating entity "pll_altpll_dyn_phase_le" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 509
  1188. Warning (10862): input port "datad" at pll_altpll.v(46) has no fan-out File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 46
  1189. Info (12128): Elaborating entity "pll_altpll_dyn_phase_le1" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 516
  1190. Warning (10862): input port "datad" at pll_altpll.v(89) has no fan-out File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 89
  1191. Info (12128): Elaborating entity "pll_altpll_dyn_phase_le12" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 523
  1192. Warning (10862): input port "datad" at pll_altpll.v(132) has no fan-out File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 132
  1193. Info (12128): Elaborating entity "pll_cntr" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 567
  1194. Info (12128): Elaborating entity "pll_cmpr" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter|pll_cmpr:cmpr12" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 273
  1195. Info (12128): Elaborating entity "pll_cntr1" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 573
  1196. Info (12128): Elaborating entity "pll_cmpr1" for hierarchy "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|pll_cmpr1:cmpr14" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 421
  1197. Warning (10229): Verilog HDL Expression warning at tmdsenc.v(84): truncated literal to match 10 bits File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 84
  1198. Warning (10259): Verilog HDL error at tmdsenc.v(93): constant value overflow File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 93
  1199. Warning (10229): Verilog HDL Expression warning at tmdsenc.v(117): truncated literal to match 10 bits File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 117
  1200. Warning (12125): Using design file tmdsenc.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project
  1201. Info (12023): Found entity 1: tmdsenc File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 73
  1202. Info (12128): Elaborating entity "tmdsenc" for hierarchy "tmdsenc:hdmitmds[0].enc" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 167
  1203. Warning (10040): Verilog HDL or VHDL arithmetic warning at tmdsenc.v(92): loss of carry in addition or borrow in subtraction File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 92
  1204. Warning (10040): Verilog HDL or VHDL arithmetic warning at tmdsenc.v(134): loss of carry in addition or borrow in subtraction File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 134
  1205. Warning (10040): Verilog HDL or VHDL arithmetic warning at tmdsenc.v(135): loss of carry in addition or borrow in subtraction File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 135
  1206. Warning (10040): Verilog HDL or VHDL arithmetic warning at tmdsenc.v(140): loss of carry in addition or borrow in subtraction File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 140
  1207. Warning (10040): Verilog HDL or VHDL arithmetic warning at tmdsenc.v(145): loss of carry in addition or borrow in subtraction File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 145
  1208. Info (12128): Elaborating entity "transpose" for hierarchy "transpose:hdmitranspose" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 184
  1209. Warning (10269): Verilog HDL conditional expression warning at transpose.sv(64): expression is wider than one bit File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 64
  1210. Warning (10269): Verilog HDL conditional expression warning at transpose.sv(65): expression is wider than one bit File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 65
  1211. Warning (10269): Verilog HDL conditional expression warning at transpose.sv(67): expression is wider than one bit File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 67
  1212. Info (12128): Elaborating entity "condreg" for hierarchy "transpose:hdmitranspose|condreg:dreg" File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 53
  1213. Warning (10269): Verilog HDL conditional expression warning at transpose.sv(14): expression is wider than one bit File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 14
  1214. Warning (10269): Verilog HDL conditional expression warning at transpose.sv(15): expression is wider than one bit File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 15
  1215. Warning (10862): input port "clk" at transpose.sv(8) has no fan-out File: /home/hpa/abc80/max80/blinktest/transpose.sv Line: 8
  1216. Info (12128): Elaborating entity "hdmitx" for hierarchy "hdmitx:hdmitx" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 193
  1217. Info (12128): Elaborating entity "altlvds_tx" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component" File: /home/hpa/abc80/max80/blinktest/ip/hdmitx.v Line: 74
  1218. Info (12130): Elaborated megafunction instantiation "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component" File: /home/hpa/abc80/max80/blinktest/ip/hdmitx.v Line: 74
  1219. Info (12133): Instantiated megafunction "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component" with the following parameter: File: /home/hpa/abc80/max80/blinktest/ip/hdmitx.v Line: 74
  1220. Info (12134): Parameter "center_align_msb" = "UNUSED"
  1221. Info (12134): Parameter "common_rx_tx_pll" = "OFF"
  1222. Info (12134): Parameter "coreclock_divide_by" = "2"
  1223. Info (12134): Parameter "data_rate" = "360.0 Mbps"
  1224. Info (12134): Parameter "deserialization_factor" = "10"
  1225. Info (12134): Parameter "differential_drive" = "0"
  1226. Info (12134): Parameter "enable_clock_pin_mode" = "UNUSED"
  1227. Info (12134): Parameter "implement_in_les" = "ON"
  1228. Info (12134): Parameter "inclock_boost" = "0"
  1229. Info (12134): Parameter "inclock_data_alignment" = "EDGE_ALIGNED"
  1230. Info (12134): Parameter "inclock_period" = "27778"
  1231. Info (12134): Parameter "inclock_phase_shift" = "0"
  1232. Info (12134): Parameter "intended_device_family" = "Cyclone IV E"
  1233. Info (12134): Parameter "lpm_hint" = "CBX_MODULE_PREFIX=hdmitx"
  1234. Info (12134): Parameter "lpm_type" = "altlvds_tx"
  1235. Info (12134): Parameter "multi_clock" = "OFF"
  1236. Info (12134): Parameter "number_of_channels" = "3"
  1237. Info (12134): Parameter "outclock_alignment" = "EDGE_ALIGNED"
  1238. Info (12134): Parameter "outclock_divide_by" = "10"
  1239. Info (12134): Parameter "outclock_duty_cycle" = "50"
  1240. Info (12134): Parameter "outclock_multiply_by" = "2"
  1241. Info (12134): Parameter "outclock_phase_shift" = "0"
  1242. Info (12134): Parameter "outclock_resource" = "AUTO"
  1243. Info (12134): Parameter "output_data_rate" = "360"
  1244. Info (12134): Parameter "pll_compensation_mode" = "AUTO"
  1245. Info (12134): Parameter "pll_self_reset_on_loss_lock" = "ON"
  1246. Info (12134): Parameter "preemphasis_setting" = "0"
  1247. Info (12134): Parameter "refclk_frequency" = "UNUSED"
  1248. Info (12134): Parameter "registered_input" = "TX_CORECLK"
  1249. Info (12134): Parameter "use_external_pll" = "OFF"
  1250. Info (12134): Parameter "use_no_phase_shift" = "ON"
  1251. Info (12134): Parameter "vod_setting" = "0"
  1252. Info (12134): Parameter "clk_src_is_pll" = "off"
  1253. Info (12021): Found 8 design units, including 8 entities, in source file db/hdmitx_lvds_tx.v
  1254. Info (12023): Found entity 1: hdmitx_ddio_out File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 35
  1255. Info (12023): Found entity 2: hdmitx_ddio_out1 File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 174
  1256. Info (12023): Found entity 3: hdmitx_cmpr File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 241
  1257. Info (12023): Found entity 4: hdmitx_cmpr1 File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 287
  1258. Info (12023): Found entity 5: hdmitx_cntr File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 321
  1259. Info (12023): Found entity 6: hdmitx_shift_reg File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 477
  1260. Info (12023): Found entity 7: hdmitx_shift_reg1 File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 527
  1261. Info (12023): Found entity 8: hdmitx_lvds_tx File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 574
  1262. Info (12128): Elaborating entity "hdmitx_lvds_tx" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated" File: /opt/altera/18.1/quartus/libraries/megafunctions/altlvds_tx.tdf Line: 263
  1263. Warning (10036): Verilog HDL or VHDL warning at hdmitx_lvds_tx.v(604): object "dffe19a" assigned a value but never read File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 604
  1264. Info (12128): Elaborating entity "hdmitx_ddio_out" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out:ddio_out" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 649
  1265. Info (12128): Elaborating entity "hdmitx_ddio_out1" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_ddio_out1:outclock_ddio" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 656
  1266. Info (12128): Elaborating entity "hdmitx_cmpr" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cmpr:cmpr10" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 773
  1267. Info (12128): Elaborating entity "hdmitx_cntr" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 789
  1268. Info (12128): Elaborating entity "hdmitx_cmpr1" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_cntr:cntr13|hdmitx_cmpr1:cmpr29" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 448
  1269. Info (12128): Elaborating entity "hdmitx_shift_reg" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 803
  1270. Info (12128): Elaborating entity "hdmitx_shift_reg1" for hierarchy "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg1:shift_reg23" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 819
  1271. Warning (14130): Reduced register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[9]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1272. Warning (14130): Reduced register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[9]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1273. Warning (14130): Reduced register "tmdsenc:hdmitmds[2].enc|creg[0]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 89
  1274. Warning (14130): Reduced register "tmdsenc:hdmitmds[2].enc|creg[1]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1275. Warning (14130): Reduced register "tmdsenc:hdmitmds[1].enc|creg[0]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 89
  1276. Warning (14130): Reduced register "tmdsenc:hdmitmds[1].enc|creg[1]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1277. Warning (14130): Reduced register "tmdsenc:hdmitmds[0].enc|creg[0]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 89
  1278. Warning (14130): Reduced register "tmdsenc:hdmitmds[0].enc|creg[1]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1279. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|internal_phasestep" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 482
  1280. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|internal_phasestep" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 482
  1281. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|phasedone_state" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 537
  1282. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|phasedone_state" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 537
  1283. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_internal_phasestep_reg" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 484
  1284. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_internal_phasestep_reg" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 484
  1285. Warning (14131): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_lock_sync" with stuck data_in port to stuck value VCC -- power-up level has changed File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 485
  1286. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[2]" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 406
  1287. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[2]" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 406
  1288. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[0]" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 392
  1289. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[0]" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 392
  1290. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[1]" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 399
  1291. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr1:pll_internal_phasestep|counter_reg_bit[1]" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 399
  1292. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter|counter_reg_bit[1]" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 258
  1293. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter|counter_reg_bit[1]" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 258
  1294. Warning (14110): No clock transition on "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter|counter_reg_bit[0]" register due to stuck clock or clock enable File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 251
  1295. Warning (14130): Reduced register "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_cntr:phasestep_counter|counter_reg_bit[0]" with stuck clock port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 251
  1296. Warning (14130): Reduced register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[8]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1297. Warning (14130): Reduced register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[8]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1298. Warning (14130): Reduced register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[7]" with stuck data_in port to stuck value GND File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1299. Info (13005): Duplicate registers merged to single register
  1300. Info (13360): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[7]" merged to single register "dummydata[0]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1301. Info (13360): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[0]" merged to single register "dummydata[1]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1302. Info (13360): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[1]" merged to single register "dummydata[2]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1303. Info (13350): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[2]" merged to single register "dummydata[3]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1304. Info (13350): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[3]" merged to single register "dummydata[4]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1305. Info (13350): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[4]" merged to single register "dummydata[5]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1306. Info (13350): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[5]" merged to single register "dummydata[6]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1307. Info (13360): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[6]" merged to single register "dummydata[7]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1308. Info (13360): Duplicate register "tmdsenc:hdmitmds[0].enc|dreg[7]" merged to single register "dummydata[8]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1309. Info (13360): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[0]" merged to single register "dummydata[9]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1310. Info (13350): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[1]" merged to single register "dummydata[10]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1311. Info (13360): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[2]" merged to single register "dummydata[11]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1312. Info (13360): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[3]" merged to single register "dummydata[12]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1313. Info (13360): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[4]" merged to single register "dummydata[13]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1314. Info (13360): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[5]" merged to single register "dummydata[14]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1315. Info (13360): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[6]" merged to single register "dummydata[15]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1316. Info (13350): Duplicate register "tmdsenc:hdmitmds[1].enc|dreg[7]" merged to single register "dummydata[16]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1317. Info (13350): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[0]" merged to single register "dummydata[17]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1318. Info (13350): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[1]" merged to single register "dummydata[18]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1319. Info (13360): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[2]" merged to single register "dummydata[19]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1320. Info (13350): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[3]" merged to single register "dummydata[20]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1321. Info (13350): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[4]" merged to single register "dummydata[21]" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1322. Info (13360): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[5]" merged to single register "dummydata[22]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1323. Info (13360): Duplicate register "tmdsenc:hdmitmds[2].enc|dreg[6]" merged to single register "dummydata[23]", power-up level changed File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1324. Info (13350): Duplicate register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe1a" merged to single register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|sync_dffe12a" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 615
  1325. Info (13350): Duplicate register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[7]" merged to single register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[6]" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1326. Info (13005): Duplicate registers merged to single register
  1327. Info (13350): Duplicate register "tmdsenc:hdmitmds[1].enc|denreg" merged to single register "tmdsenc:hdmitmds[0].enc|denreg" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 88
  1328. Info (13350): Duplicate register "tmdsenc:hdmitmds[2].enc|denreg" merged to single register "tmdsenc:hdmitmds[0].enc|denreg" File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 88
  1329. Info (13350): Duplicate register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_l|shift_reg[5]" merged to single register "hdmitx:hdmitx|altlvds_tx:ALTLVDS_TX_component|hdmitx_lvds_tx:auto_generated|hdmitx_shift_reg:outclk_shift_h|shift_reg[6]" File: /home/hpa/abc80/max80/blinktest/db/hdmitx_lvds_tx.v Line: 512
  1330. Warning (12241): 2 hierarchies have connectivity warnings - see the Connectivity Checks report folder
  1331. Warning (13039): The following bidirectional pins have no drivers
  1332. Warning (13040): bidirectional pin "abc_d[0]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1333. Warning (13040): bidirectional pin "abc_d[1]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1334. Warning (13040): bidirectional pin "abc_d[2]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1335. Warning (13040): bidirectional pin "abc_d[3]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1336. Warning (13040): bidirectional pin "abc_d[4]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1337. Warning (13040): bidirectional pin "abc_d[5]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1338. Warning (13040): bidirectional pin "abc_d[6]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1339. Warning (13040): bidirectional pin "abc_d[7]" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 18
  1340. Warning (13040): bidirectional pin "hdmi_sda" has no driver File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 99
  1341. Warning (13032): The following tri-state nodes are fed by constants
  1342. Warning (13033): The pin "sr_dq[0]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1343. Warning (13033): The pin "sr_dq[1]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1344. Warning (13033): The pin "sr_dq[2]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1345. Warning (13033): The pin "sr_dq[3]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1346. Warning (13033): The pin "sr_dq[4]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1347. Warning (13033): The pin "sr_dq[5]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1348. Warning (13033): The pin "sr_dq[6]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1349. Warning (13033): The pin "sr_dq[7]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1350. Warning (13033): The pin "sr_dq[8]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1351. Warning (13033): The pin "sr_dq[9]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1352. Warning (13033): The pin "sr_dq[10]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1353. Warning (13033): The pin "sr_dq[11]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1354. Warning (13033): The pin "sr_dq[12]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1355. Warning (13033): The pin "sr_dq[13]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1356. Warning (13033): The pin "sr_dq[14]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1357. Warning (13033): The pin "sr_dq[15]" is fed by GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 48
  1358. Info (13000): Registers with preset signals will power-up high File: /home/hpa/abc80/max80/blinktest/tmdsenc.v Line: 124
  1359. Info (13003): DEV_CLRn pin will set, and not reset, register with preset signal due to NOT Gate Push-Back
  1360. Warning (13024): Output pins are stuck at VCC or GND
  1361. Warning (13410): Pin "abc_d_oe" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 19
  1362. Warning (13410): Pin "abc_master" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 38
  1363. Warning (13410): Pin "abc_a_oe" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 39
  1364. Warning (13410): Pin "abc_d_ce_n" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 41
  1365. Warning (13410): Pin "sr_cke" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 45
  1366. Warning (13410): Pin "sr_ba[0]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 46
  1367. Warning (13410): Pin "sr_ba[1]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 46
  1368. Warning (13410): Pin "sr_a[0]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1369. Warning (13410): Pin "sr_a[1]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1370. Warning (13410): Pin "sr_a[2]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1371. Warning (13410): Pin "sr_a[3]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1372. Warning (13410): Pin "sr_a[4]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1373. Warning (13410): Pin "sr_a[5]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1374. Warning (13410): Pin "sr_a[6]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1375. Warning (13410): Pin "sr_a[7]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1376. Warning (13410): Pin "sr_a[8]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1377. Warning (13410): Pin "sr_a[9]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1378. Warning (13410): Pin "sr_a[10]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1379. Warning (13410): Pin "sr_a[11]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1380. Warning (13410): Pin "sr_a[12]" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 47
  1381. Warning (13410): Pin "sr_dqm[0]" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 49
  1382. Warning (13410): Pin "sr_dqm[1]" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 49
  1383. Warning (13410): Pin "sr_cs_n" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 50
  1384. Warning (13410): Pin "sr_we_n" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 51
  1385. Warning (13410): Pin "sr_cas_n" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 52
  1386. Warning (13410): Pin "sr_ras_n" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 53
  1387. Warning (13410): Pin "sd_clk" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 56
  1388. Warning (13410): Pin "sd_cmd" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 57
  1389. Warning (13410): Pin "tty_rxd" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 62
  1390. Warning (13410): Pin "tty_cts" is stuck at VCC File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 64
  1391. Warning (13410): Pin "flash_cs_n" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 68
  1392. Warning (13410): Pin "flash_clk" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 69
  1393. Warning (13410): Pin "flash_mosi" is stuck at GND File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 70
  1394. Info (286030): Timing-Driven Synthesis is running
  1395. Info (17016): Found the following redundant logic cells in design
  1396. Info (17048): Logic cell "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le:altpll_dyn_phase_le2|wire_le_comb8_combout" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 59
  1397. Info (17048): Logic cell "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le1:altpll_dyn_phase_le4|wire_le_comb9_combout" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 102
  1398. Info (17048): Logic cell "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll_altpll_dyn_phase_le12:altpll_dyn_phase_le5|wire_le_comb10_combout" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 145
  1399. Info (17048): Logic cell "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_0" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 554
  1400. Info (17048): Logic cell "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_1" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 558
  1401. Info (17048): Logic cell "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|remap_decoy_le3a_2" File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 562
  1402. Info (16010): Generating hard_block partition "hard_block:auto_generated_inst"
  1403. Info (16011): Adding 20 node(s), including 4 DDIO, 2 PLL, 0 transceiver and 6 LCELL
  1404. Warning (15899): PLL "pll:pll|altpll:altpll_component|pll_altpll:auto_generated|pll1" has parameters clk3_multiply_by and clk3_divide_by specified but port CLK[3] is not connected File: /home/hpa/abc80/max80/blinktest/db/pll_altpll.v Line: 491
  1405. Warning (21074): Design contains 37 input pin(s) that do not drive logic
  1406. Warning (15610): No output dependent on input pin "abc_clk" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 16
  1407. Warning (15610): No output dependent on input pin "abc_a[0]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1408. Warning (15610): No output dependent on input pin "abc_a[1]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1409. Warning (15610): No output dependent on input pin "abc_a[2]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1410. Warning (15610): No output dependent on input pin "abc_a[3]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1411. Warning (15610): No output dependent on input pin "abc_a[4]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1412. Warning (15610): No output dependent on input pin "abc_a[5]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1413. Warning (15610): No output dependent on input pin "abc_a[6]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1414. Warning (15610): No output dependent on input pin "abc_a[7]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1415. Warning (15610): No output dependent on input pin "abc_a[8]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1416. Warning (15610): No output dependent on input pin "abc_a[9]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1417. Warning (15610): No output dependent on input pin "abc_a[10]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1418. Warning (15610): No output dependent on input pin "abc_a[11]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1419. Warning (15610): No output dependent on input pin "abc_a[12]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1420. Warning (15610): No output dependent on input pin "abc_a[13]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1421. Warning (15610): No output dependent on input pin "abc_a[14]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1422. Warning (15610): No output dependent on input pin "abc_a[15]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 17
  1423. Warning (15610): No output dependent on input pin "abc_rst_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 20
  1424. Warning (15610): No output dependent on input pin "abc_cs_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 21
  1425. Warning (15610): No output dependent on input pin "abc_out_n[0]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 22
  1426. Warning (15610): No output dependent on input pin "abc_out_n[1]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 22
  1427. Warning (15610): No output dependent on input pin "abc_out_n[2]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 22
  1428. Warning (15610): No output dependent on input pin "abc_out_n[3]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 22
  1429. Warning (15610): No output dependent on input pin "abc_out_n[4]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 22
  1430. Warning (15610): No output dependent on input pin "abc_inp_n[0]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 23
  1431. Warning (15610): No output dependent on input pin "abc_inp_n[1]" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 23
  1432. Warning (15610): No output dependent on input pin "abc_xmemfl_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 24
  1433. Warning (15610): No output dependent on input pin "abc_xmemw800_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 25
  1434. Warning (15610): No output dependent on input pin "abc_xmemw80_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 26
  1435. Warning (15610): No output dependent on input pin "abc_xinpstb_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 27
  1436. Warning (15610): No output dependent on input pin "abc_xoutpstb_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 28
  1437. Warning (15610): No output dependent on input pin "tty_txd" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 61
  1438. Warning (15610): No output dependent on input pin "tty_rts" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 63
  1439. Warning (15610): No output dependent on input pin "tty_dtr" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 65
  1440. Warning (15610): No output dependent on input pin "flash_miso" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 71
  1441. Warning (15610): No output dependent on input pin "rtc_32khz" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 86
  1442. Warning (15610): No output dependent on input pin "rtc_int_n" File: /home/hpa/abc80/max80/blinktest/max80.sv Line: 87
  1443. Info (21057): Implemented 475 device resources after synthesis - the final resource count might be different
  1444. Info (21058): Implemented 38 input pins
  1445. Info (21059): Implemented 47 output pins
  1446. Info (21060): Implemented 45 bidirectional pins
  1447. Info (21061): Implemented 339 logic cells
  1448. Info (21065): Implemented 2 PLLs
  1449. Info: Quartus Prime Analysis & Synthesis was successful. 0 errors, 208 warnings
  1450. Info: Peak virtual memory: 1077 megabytes
  1451. Info: Processing ended: Wed Jul 28 12:55:58 2021
  1452. Info: Elapsed time: 00:00:12
  1453. Info: Total CPU time (on all processors): 00:00:28