|
|
@@ -1,13 +1,13 @@
|
|
|
-Loading plugins phase: Elapsed time ==> 0s.499ms
|
|
|
-Initializing data phase: Elapsed time ==> 3s.703ms
|
|
|
+Loading plugins phase: Elapsed time ==> 0s.481ms
|
|
|
+Initializing data phase: Elapsed time ==> 3s.796ms
|
|
|
<CYPRESSTAG name="CyDsfit arguments...">
|
|
|
cydsfit arguments: -.fdsnotice -.fdswarpdepfile=warp_dependencies.txt -.fdselabdepfile=elab_dependencies.txt -.fdsbldfile=generated_files.txt -p W:\SCSI2SD\software\SCSI2SD\USB_Bootloader.cydsn\USB_Bootloader.cyprj -d CY8C5267AXI-LP051 -s W:\SCSI2SD\software\SCSI2SD\USB_Bootloader.cydsn\Generated_Source\PSoC5 -- -yv2 -v3 -ygs -q10 -o2 -.fftcfgtype=LE</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Design elaboration results...">
|
|
|
</CYPRESSTAG>
|
|
|
-Elaboration phase: Elapsed time ==> 7s.531ms
|
|
|
+Elaboration phase: Elapsed time ==> 7s.874ms
|
|
|
<CYPRESSTAG name="HDL generation results...">
|
|
|
</CYPRESSTAG>
|
|
|
-HDL generation phase: Elapsed time ==> 0s.109ms
|
|
|
+HDL generation phase: Elapsed time ==> 0s.173ms
|
|
|
<CYPRESSTAG name="Synthesis results...">
|
|
|
|
|
|
| | | | | | |
|
|
|
@@ -41,7 +41,7 @@ Options : -yv2 -v3 -ygs -q10 -o2 -.fftcfgtype=LE -ya -.fftprj=W:\SCSI2SD\sof
|
|
|
======================================================================
|
|
|
|
|
|
vlogfe V6.3 IR 41: Verilog parser
|
|
|
-Sun Mar 23 21:45:41 2014
|
|
|
+Wed Apr 16 21:15:58 2014
|
|
|
|
|
|
|
|
|
======================================================================
|
|
|
@@ -51,7 +51,7 @@ Options : -yv2 -q10 USB_Bootloader.v
|
|
|
======================================================================
|
|
|
|
|
|
vpp V6.3 IR 41: Verilog Pre-Processor
|
|
|
-Sun Mar 23 21:45:41 2014
|
|
|
+Wed Apr 16 21:15:59 2014
|
|
|
|
|
|
|
|
|
vpp: No errors.
|
|
|
@@ -80,7 +80,7 @@ Options : -yv2 -v3 -ygs -q10 -o2 -.fftcfgtype=LE -ya -.fftprj=W:\SCSI2SD\sof
|
|
|
======================================================================
|
|
|
|
|
|
tovif V6.3 IR 41: High-level synthesis
|
|
|
-Sun Mar 23 21:45:42 2014
|
|
|
+Wed Apr 16 21:15:59 2014
|
|
|
|
|
|
Linking 'C:\Program Files (x86)\Cypress\PSoC Creator\3.0\PSoC Creator\warp\lib\common\std.vhd'.
|
|
|
Linking 'C:\Program Files (x86)\Cypress\PSoC Creator\3.0\PSoC Creator\warp\lib\common\cypress.vhd'.
|
|
|
@@ -104,7 +104,7 @@ Options : -yv2 -v3 -ygs -q10 -o2 -.fftcfgtype=LE -ya -.fftprj=W:\SCSI2SD\sof
|
|
|
======================================================================
|
|
|
|
|
|
topld V6.3 IR 41: Synthesis and optimization
|
|
|
-Sun Mar 23 21:45:42 2014
|
|
|
+Wed Apr 16 21:16:00 2014
|
|
|
|
|
|
Linking 'C:\Program Files (x86)\Cypress\PSoC Creator\3.0\PSoC Creator\warp\lib\common\std.vhd'.
|
|
|
Linking 'C:\Program Files (x86)\Cypress\PSoC Creator\3.0\PSoC Creator\warp\lib\common\cypress.vhd'.
|
|
|
@@ -204,10 +204,10 @@ CYPRESS_DIR : C:\Program Files (x86)\Cypress\PSoC Creator\3.0\PSoC Creator\wa
|
|
|
Warp Program : C:\Program Files (x86)\Cypress\PSoC Creator\3.0\PSoC Creator\warp\bin/warp.exe
|
|
|
Warp Arguments : -yv2 -v3 -ygs -q10 -o2 -.fftcfgtype=LE -ya -.fftprj=W:\SCSI2SD\software\SCSI2SD\USB_Bootloader.cydsn\USB_Bootloader.cyprj -dcpsoc3 USB_Bootloader.v -verilog
|
|
|
</CYPRESSTAG>
|
|
|
-Warp synthesis phase: Elapsed time ==> 1s.454ms
|
|
|
+Warp synthesis phase: Elapsed time ==> 2s.967ms
|
|
|
<CYPRESSTAG name="Fitter results...">
|
|
|
<CYPRESSTAG name="Fitter startup details...">
|
|
|
-cyp3fit: V3.0.0.1539, Family: PSoC3, Started at: Sunday, 23 March 2014 21:45:43
|
|
|
+cyp3fit: V3.0.0.1539, Family: PSoC3, Started at: Wednesday, 16 April 2014 21:16:01
|
|
|
Options: -yv2 -v3 -ygs -q10 -o2 -.fftcfgtype=LE -ya -.fftprj=W:\SCSI2SD\software\SCSI2SD\USB_Bootloader.cydsn\USB_Bootloader.cyprj -d CY8C5267AXI-LP051 USB_Bootloader.v -verilog
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Design parsing">
|
|
|
@@ -1314,7 +1314,7 @@ EMIF Fixed Blocks : 0 : 1 : 1 : 0.00%
|
|
|
LPF Fixed Blocks : 0 : 2 : 2 : 0.00%
|
|
|
SAR Fixed Blocks : 0 : 1 : 1 : 0.00%
|
|
|
</CYPRESSTAG>
|
|
|
-Technology Mapping: Elapsed time ==> 0s.031ms
|
|
|
+Technology Mapping: Elapsed time ==> 0s.015ms
|
|
|
Tech mapping phase: Elapsed time ==> 0s.281ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Analog Placement">
|
|
|
@@ -1345,7 +1345,7 @@ IO_5@[IOP=(3)][IoId=(5)] : SD_PULLUP(4) (fixed)
|
|
|
IO_7@[IOP=(15)][IoId=(7)] : \USBFS:Dm(0)\ (fixed)
|
|
|
IO_6@[IOP=(15)][IoId=(6)] : \USBFS:Dp(0)\ (fixed)
|
|
|
USB[0]@[FFB(USB,0)] : \USBFS:USB\
|
|
|
-Analog Placement phase: Elapsed time ==> 0s.156ms
|
|
|
+Analog Placement phase: Elapsed time ==> 0s.109ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Analog Routing">
|
|
|
Analog Routing phase: Elapsed time ==> 0s.000ms
|
|
|
@@ -1363,12 +1363,12 @@ Dump of CyP35AnalogRoutingResultsDB
|
|
|
IsVddaHalfUsedForComp = False
|
|
|
IsVddaHalfUsedForSar0 = False
|
|
|
IsVddaHalfUsedForSar1 = False
|
|
|
-Analog Code Generation phase: Elapsed time ==> 1s.187ms
|
|
|
+Analog Code Generation phase: Elapsed time ==> 1s.031ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Digital Placement">
|
|
|
<CYPRESSTAG name="Detailed placement messages">
|
|
|
I2659: No Constrained paths were found. The placer will run in non-timing driven mode.
|
|
|
-I2076: Total run-time: 2.4 sec.
|
|
|
+I2076: Total run-time: 1.6 sec.
|
|
|
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="PLD Packing">
|
|
|
@@ -1382,7 +1382,7 @@ PLD Packing: Elapsed time ==> 0s.000ms
|
|
|
Initial Partitioning Summary not displayed at this verbose level.</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Final Partitioning Summary">
|
|
|
Final Partitioning Summary not displayed at this verbose level.</CYPRESSTAG>
|
|
|
-Partitioning: Elapsed time ==> 0s.078ms
|
|
|
+Partitioning: Elapsed time ==> 0s.077ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Simulated Annealing">
|
|
|
Annealing: Elapsed time ==> 0s.000ms
|
|
|
@@ -2664,32 +2664,32 @@ Port | Pin | Fixed | Type | Drive Mode | Name | Connection
|
|
|
</CYPRESSTAG>
|
|
|
</CYPRESSTAG>
|
|
|
</CYPRESSTAG>
|
|
|
-Digital component placer commit/Report: Elapsed time ==> 0s.016ms
|
|
|
-Digital Placement phase: Elapsed time ==> 3s.031ms
|
|
|
+Digital component placer commit/Report: Elapsed time ==> 0s.017ms
|
|
|
+Digital Placement phase: Elapsed time ==> 2s.641ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Digital Routing">
|
|
|
Routing successful.
|
|
|
-Digital Routing phase: Elapsed time ==> 3s.046ms
|
|
|
+Digital Routing phase: Elapsed time ==> 3s.404ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Bitstream and API generation">
|
|
|
-Bitstream and API generation phase: Elapsed time ==> 0s.718ms
|
|
|
+Bitstream and API generation phase: Elapsed time ==> 0s.796ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Bitstream verification">
|
|
|
-Bitstream verification phase: Elapsed time ==> 0s.159ms
|
|
|
+Bitstream verification phase: Elapsed time ==> 0s.171ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Static timing analysis">
|
|
|
Timing report is in USB_Bootloader_timing.html.
|
|
|
-Static timing analysis phase: Elapsed time ==> 1s.074ms
|
|
|
+Static timing analysis phase: Elapsed time ==> 0s.812ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Data reporting">
|
|
|
Data reporting phase: Elapsed time ==> 0s.000ms
|
|
|
</CYPRESSTAG>
|
|
|
<CYPRESSTAG name="Database update...">
|
|
|
-Design database save phase: Elapsed time ==> 0s.374ms
|
|
|
+Design database save phase: Elapsed time ==> 0s.406ms
|
|
|
</CYPRESSTAG>
|
|
|
-cydsfit: Elapsed time ==> 10s.140ms
|
|
|
+cydsfit: Elapsed time ==> 9s.781ms
|
|
|
</CYPRESSTAG>
|
|
|
-Fitter phase: Elapsed time ==> 10s.233ms
|
|
|
-API generation phase: Elapsed time ==> 4s.062ms
|
|
|
-Dependency generation phase: Elapsed time ==> 0s.031ms
|
|
|
-Cleanup phase: Elapsed time ==> 0s.046ms
|
|
|
+Fitter phase: Elapsed time ==> 9s.859ms
|
|
|
+API generation phase: Elapsed time ==> 4s.706ms
|
|
|
+Dependency generation phase: Elapsed time ==> 0s.028ms
|
|
|
+Cleanup phase: Elapsed time ==> 0s.063ms
|