|  | @@ -71,6 +71,20 @@
 | 
	
		
			
				|  |  |  .set SD_TX_DMA_COMPLETE__INTC_SET_EN_REG, CYREG_NVIC_SETENA0
 | 
	
		
			
				|  |  |  .set SD_TX_DMA_COMPLETE__INTC_SET_PD_REG, CYREG_NVIC_SETPEND0
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  | +/* SCSI_Parity_Error */
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__0__MASK, 0x01
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__0__POS, 0
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB02_03_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__16BIT_STATUS_REG, CYREG_B0_UDB02_03_ST
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__MASK, 0x01
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__MASK_REG, CYREG_B0_UDB02_MSK
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__MASK_ST_AUX_CTL_REG, CYREG_B0_UDB02_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__PER_ST_AUX_CTL_REG, CYREG_B0_UDB02_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__STATUS_AUX_CTL_REG, CYREG_B0_UDB02_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__STATUS_CNT_REG, CYREG_B0_UDB02_ST_CTL
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__STATUS_CONTROL_REG, CYREG_B0_UDB02_ST_CTL
 | 
	
		
			
				|  |  | +.set SCSI_Parity_Error_sts_sts_reg__STATUS_REG, CYREG_B0_UDB02_ST
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  |  /* USBFS_bus_reset */
 | 
	
		
			
				|  |  |  .set USBFS_bus_reset__INTC_CLR_EN_REG, CYREG_NVIC_CLRENA0
 | 
	
		
			
				|  |  |  .set USBFS_bus_reset__INTC_CLR_PD_REG, CYREG_NVIC_CLRPEND0
 | 
	
	
		
			
				|  | @@ -84,41 +98,32 @@
 | 
	
		
			
				|  |  |  /* SCSI_CTL_PHASE */
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__0__MASK, 0x01
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__0__POS, 0
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_CONTROL_AUX_CTL_REG, CYREG_B0_UDB11_12_ACTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_CONTROL_CONTROL_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_CONTROL_COUNT_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_COUNT_CONTROL_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_COUNT_COUNT_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_MASK_MASK_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_MASK_PERIOD_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_PERIOD_MASK_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_PERIOD_PERIOD_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_CONTROL_AUX_CTL_REG, CYREG_B0_UDB02_03_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_CONTROL_CONTROL_REG, CYREG_B0_UDB02_03_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_CONTROL_COUNT_REG, CYREG_B0_UDB02_03_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_COUNT_CONTROL_REG, CYREG_B0_UDB02_03_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_COUNT_COUNT_REG, CYREG_B0_UDB02_03_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_MASK_MASK_REG, CYREG_B0_UDB02_03_MSK
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_MASK_PERIOD_REG, CYREG_B0_UDB02_03_MSK
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_PERIOD_MASK_REG, CYREG_B0_UDB02_03_MSK
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__16BIT_PERIOD_PERIOD_REG, CYREG_B0_UDB02_03_MSK
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__1__MASK, 0x02
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__1__POS, 1
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__2__MASK, 0x04
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__2__POS, 2
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__CONTROL_AUX_CTL_REG, CYREG_B0_UDB11_ACTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__CONTROL_REG, CYREG_B0_UDB11_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__CONTROL_ST_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__COUNT_REG, CYREG_B0_UDB11_CTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__COUNT_ST_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__CONTROL_AUX_CTL_REG, CYREG_B0_UDB02_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__CONTROL_REG, CYREG_B0_UDB02_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__CONTROL_ST_REG, CYREG_B0_UDB02_ST_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__COUNT_REG, CYREG_B0_UDB02_CTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__COUNT_ST_REG, CYREG_B0_UDB02_ST_CTL
 | 
	
		
			
				|  |  |  .set SCSI_CTL_PHASE_Sync_ctrl_reg__MASK, 0x07
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__MASK_CTL_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__PERIOD_REG, CYREG_B0_UDB11_MSK
 | 
	
		
			
				|  |  | -.set SCSI_CTL_PHASE_Sync_ctrl_reg__PER_CTL_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__MASK_CTL_AUX_CTL_REG, CYREG_B0_UDB02_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__PERIOD_REG, CYREG_B0_UDB02_MSK
 | 
	
		
			
				|  |  | +.set SCSI_CTL_PHASE_Sync_ctrl_reg__PER_CTL_AUX_CTL_REG, CYREG_B0_UDB02_MSK_ACTL
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* SCSI_Out_Bits */
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__0__MASK, 0x01
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__0__POS, 0
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_CONTROL_AUX_CTL_REG, CYREG_B1_UDB10_11_ACTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_CONTROL_CONTROL_REG, CYREG_B1_UDB10_11_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_CONTROL_COUNT_REG, CYREG_B1_UDB10_11_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_COUNT_CONTROL_REG, CYREG_B1_UDB10_11_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_COUNT_COUNT_REG, CYREG_B1_UDB10_11_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_MASK_MASK_REG, CYREG_B1_UDB10_11_MSK
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_MASK_PERIOD_REG, CYREG_B1_UDB10_11_MSK
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_PERIOD_MASK_REG, CYREG_B1_UDB10_11_MSK
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__16BIT_PERIOD_PERIOD_REG, CYREG_B1_UDB10_11_MSK
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__1__MASK, 0x02
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__1__POS, 1
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__2__MASK, 0x04
 | 
	
	
		
			
				|  | @@ -133,15 +138,15 @@
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__6__POS, 6
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__7__MASK, 0x80
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__7__POS, 7
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__CONTROL_AUX_CTL_REG, CYREG_B1_UDB10_ACTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__CONTROL_REG, CYREG_B1_UDB10_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__CONTROL_ST_REG, CYREG_B1_UDB10_ST_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__COUNT_REG, CYREG_B1_UDB10_CTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__COUNT_ST_REG, CYREG_B1_UDB10_ST_CTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__CONTROL_AUX_CTL_REG, CYREG_B1_UDB11_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__CONTROL_REG, CYREG_B1_UDB11_CTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__CONTROL_ST_REG, CYREG_B1_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__COUNT_REG, CYREG_B1_UDB11_CTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__COUNT_ST_REG, CYREG_B1_UDB11_ST_CTL
 | 
	
		
			
				|  |  |  .set SCSI_Out_Bits_Sync_ctrl_reg__MASK, 0xFF
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__MASK_CTL_AUX_CTL_REG, CYREG_B1_UDB10_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__PERIOD_REG, CYREG_B1_UDB10_MSK
 | 
	
		
			
				|  |  | -.set SCSI_Out_Bits_Sync_ctrl_reg__PER_CTL_AUX_CTL_REG, CYREG_B1_UDB10_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__MASK_CTL_AUX_CTL_REG, CYREG_B1_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__PERIOD_REG, CYREG_B1_UDB11_MSK
 | 
	
		
			
				|  |  | +.set SCSI_Out_Bits_Sync_ctrl_reg__PER_CTL_AUX_CTL_REG, CYREG_B1_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* USBFS_arb_int */
 | 
	
		
			
				|  |  |  .set USBFS_arb_int__INTC_CLR_EN_REG, CYREG_NVIC_CLRENA0
 | 
	
	
		
			
				|  | @@ -630,34 +635,34 @@
 | 
	
		
			
				|  |  |  .set SCSI_RST_ISR__INTC_SET_PD_REG, CYREG_NVIC_SETPEND0
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* SDCard_BSPIM */
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB08_09_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__16BIT_STATUS_REG, CYREG_B0_UDB08_09_ST
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__MASK_REG, CYREG_B0_UDB08_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__MASK_ST_AUX_CTL_REG, CYREG_B0_UDB08_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__PER_ST_AUX_CTL_REG, CYREG_B0_UDB08_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__STATUS_AUX_CTL_REG, CYREG_B0_UDB08_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__STATUS_CNT_REG, CYREG_B0_UDB08_ST_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__STATUS_CONTROL_REG, CYREG_B0_UDB08_ST_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter_ST__STATUS_REG, CYREG_B0_UDB08_ST
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_CONTROL_AUX_CTL_REG, CYREG_B0_UDB08_09_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_CONTROL_CONTROL_REG, CYREG_B0_UDB08_09_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_CONTROL_COUNT_REG, CYREG_B0_UDB08_09_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_COUNT_CONTROL_REG, CYREG_B0_UDB08_09_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_COUNT_COUNT_REG, CYREG_B0_UDB08_09_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_MASK_MASK_REG, CYREG_B0_UDB08_09_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_MASK_PERIOD_REG, CYREG_B0_UDB08_09_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_PERIOD_MASK_REG, CYREG_B0_UDB08_09_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__16BIT_PERIOD_PERIOD_REG, CYREG_B0_UDB08_09_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__CONTROL_AUX_CTL_REG, CYREG_B0_UDB08_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__CONTROL_REG, CYREG_B0_UDB08_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__CONTROL_ST_REG, CYREG_B0_UDB08_ST_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__COUNT_REG, CYREG_B0_UDB08_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__COUNT_ST_REG, CYREG_B0_UDB08_ST_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__MASK_CTL_AUX_CTL_REG, CYREG_B0_UDB08_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__PERIOD_REG, CYREG_B0_UDB08_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_BitCounter__PER_CTL_AUX_CTL_REG, CYREG_B0_UDB08_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB11_12_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__16BIT_STATUS_REG, CYREG_B0_UDB11_12_ST
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB09_10_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__16BIT_STATUS_REG, CYREG_B0_UDB09_10_ST
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__MASK_REG, CYREG_B0_UDB09_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__MASK_ST_AUX_CTL_REG, CYREG_B0_UDB09_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__PER_ST_AUX_CTL_REG, CYREG_B0_UDB09_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__STATUS_AUX_CTL_REG, CYREG_B0_UDB09_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__STATUS_CNT_REG, CYREG_B0_UDB09_ST_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__STATUS_CONTROL_REG, CYREG_B0_UDB09_ST_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter_ST__STATUS_REG, CYREG_B0_UDB09_ST
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_CONTROL_AUX_CTL_REG, CYREG_B0_UDB09_10_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_CONTROL_CONTROL_REG, CYREG_B0_UDB09_10_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_CONTROL_COUNT_REG, CYREG_B0_UDB09_10_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_COUNT_CONTROL_REG, CYREG_B0_UDB09_10_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_COUNT_COUNT_REG, CYREG_B0_UDB09_10_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_MASK_MASK_REG, CYREG_B0_UDB09_10_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_MASK_PERIOD_REG, CYREG_B0_UDB09_10_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_PERIOD_MASK_REG, CYREG_B0_UDB09_10_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__16BIT_PERIOD_PERIOD_REG, CYREG_B0_UDB09_10_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__CONTROL_AUX_CTL_REG, CYREG_B0_UDB09_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__CONTROL_REG, CYREG_B0_UDB09_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__CONTROL_ST_REG, CYREG_B0_UDB09_ST_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__COUNT_REG, CYREG_B0_UDB09_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__COUNT_ST_REG, CYREG_B0_UDB09_ST_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__MASK_CTL_AUX_CTL_REG, CYREG_B0_UDB09_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__PERIOD_REG, CYREG_B0_UDB09_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_BitCounter__PER_CTL_AUX_CTL_REG, CYREG_B0_UDB09_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_RxStsReg__16BIT_STATUS_AUX_CTL_REG, CYREG_B1_UDB10_11_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_RxStsReg__16BIT_STATUS_REG, CYREG_B1_UDB10_11_ST
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_RxStsReg__4__MASK, 0x10
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_RxStsReg__4__POS, 4
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_RxStsReg__5__MASK, 0x20
 | 
	
	
		
			
				|  | @@ -665,17 +670,11 @@
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_RxStsReg__6__MASK, 0x40
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_RxStsReg__6__POS, 6
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_RxStsReg__MASK, 0x70
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__MASK_REG, CYREG_B0_UDB11_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__MASK_ST_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__PER_ST_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__STATUS_AUX_CTL_REG, CYREG_B0_UDB11_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__STATUS_CNT_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__STATUS_CONTROL_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_RxStsReg__STATUS_REG, CYREG_B0_UDB11_ST
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_RxStsReg__MASK_REG, CYREG_B1_UDB10_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_RxStsReg__STATUS_AUX_CTL_REG, CYREG_B1_UDB10_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_RxStsReg__STATUS_REG, CYREG_B1_UDB10_ST
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__0__MASK, 0x01
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__0__POS, 0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_TxStsReg__16BIT_STATUS_AUX_CTL_REG, CYREG_B1_UDB08_09_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_TxStsReg__16BIT_STATUS_REG, CYREG_B1_UDB08_09_ST
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__1__MASK, 0x02
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__1__POS, 1
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__2__MASK, 0x04
 | 
	
	
		
			
				|  | @@ -685,28 +684,32 @@
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__4__MASK, 0x10
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__4__POS, 4
 | 
	
		
			
				|  |  |  .set SDCard_BSPIM_TxStsReg__MASK, 0x1F
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_TxStsReg__MASK_REG, CYREG_B1_UDB08_MSK
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_TxStsReg__STATUS_AUX_CTL_REG, CYREG_B1_UDB08_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_TxStsReg__STATUS_REG, CYREG_B1_UDB08_ST
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_A0_REG, CYREG_B0_UDB08_09_A0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_A1_REG, CYREG_B0_UDB08_09_A1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_D0_REG, CYREG_B0_UDB08_09_D0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_D1_REG, CYREG_B0_UDB08_09_D1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_DP_AUX_CTL_REG, CYREG_B0_UDB08_09_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_F0_REG, CYREG_B0_UDB08_09_F0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__16BIT_F1_REG, CYREG_B0_UDB08_09_F1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__A0_A1_REG, CYREG_B0_UDB08_A0_A1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__A0_REG, CYREG_B0_UDB08_A0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__A1_REG, CYREG_B0_UDB08_A1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__D0_D1_REG, CYREG_B0_UDB08_D0_D1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__D0_REG, CYREG_B0_UDB08_D0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__D1_REG, CYREG_B0_UDB08_D1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__DP_AUX_CTL_REG, CYREG_B0_UDB08_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__F0_F1_REG, CYREG_B0_UDB08_F0_F1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__F0_REG, CYREG_B0_UDB08_F0
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__F1_REG, CYREG_B0_UDB08_F1
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__MSK_DP_AUX_CTL_REG, CYREG_B0_UDB08_MSK_ACTL
 | 
	
		
			
				|  |  | -.set SDCard_BSPIM_sR8_Dp_u0__PER_DP_AUX_CTL_REG, CYREG_B0_UDB08_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__MASK_REG, CYREG_B1_UDB11_MSK
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__MASK_ST_AUX_CTL_REG, CYREG_B1_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__PER_ST_AUX_CTL_REG, CYREG_B1_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__STATUS_AUX_CTL_REG, CYREG_B1_UDB11_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__STATUS_CNT_REG, CYREG_B1_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__STATUS_CONTROL_REG, CYREG_B1_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_TxStsReg__STATUS_REG, CYREG_B1_UDB11_ST
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_A0_REG, CYREG_B0_UDB09_10_A0
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_A1_REG, CYREG_B0_UDB09_10_A1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_D0_REG, CYREG_B0_UDB09_10_D0
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_D1_REG, CYREG_B0_UDB09_10_D1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_DP_AUX_CTL_REG, CYREG_B0_UDB09_10_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_F0_REG, CYREG_B0_UDB09_10_F0
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__16BIT_F1_REG, CYREG_B0_UDB09_10_F1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__A0_A1_REG, CYREG_B0_UDB09_A0_A1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__A0_REG, CYREG_B0_UDB09_A0
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__A1_REG, CYREG_B0_UDB09_A1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__D0_D1_REG, CYREG_B0_UDB09_D0_D1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__D0_REG, CYREG_B0_UDB09_D0
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__D1_REG, CYREG_B0_UDB09_D1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__DP_AUX_CTL_REG, CYREG_B0_UDB09_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__F0_F1_REG, CYREG_B0_UDB09_F0_F1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__F0_REG, CYREG_B0_UDB09_F0
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__F1_REG, CYREG_B0_UDB09_F1
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__MSK_DP_AUX_CTL_REG, CYREG_B0_UDB09_MSK_ACTL
 | 
	
		
			
				|  |  | +.set SDCard_BSPIM_sR8_Dp_u0__PER_DP_AUX_CTL_REG, CYREG_B0_UDB09_MSK_ACTL
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* USBFS_dp_int */
 | 
	
		
			
				|  |  |  .set USBFS_dp_int__INTC_CLR_EN_REG, CYREG_NVIC_CLRENA0
 | 
	
	
		
			
				|  | @@ -1184,21 +1187,21 @@
 | 
	
		
			
				|  |  |  .set SD_Data_Clk__PM_STBY_MSK, 0x01
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* timer_clock */
 | 
	
		
			
				|  |  | -.set timer_clock__CFG0, CYREG_CLKDIST_DCFG1_CFG0
 | 
	
		
			
				|  |  | -.set timer_clock__CFG1, CYREG_CLKDIST_DCFG1_CFG1
 | 
	
		
			
				|  |  | -.set timer_clock__CFG2, CYREG_CLKDIST_DCFG1_CFG2
 | 
	
		
			
				|  |  | +.set timer_clock__CFG0, CYREG_CLKDIST_DCFG2_CFG0
 | 
	
		
			
				|  |  | +.set timer_clock__CFG1, CYREG_CLKDIST_DCFG2_CFG1
 | 
	
		
			
				|  |  | +.set timer_clock__CFG2, CYREG_CLKDIST_DCFG2_CFG2
 | 
	
		
			
				|  |  |  .set timer_clock__CFG2_SRC_SEL_MASK, 0x07
 | 
	
		
			
				|  |  | -.set timer_clock__INDEX, 0x01
 | 
	
		
			
				|  |  | +.set timer_clock__INDEX, 0x02
 | 
	
		
			
				|  |  |  .set timer_clock__PM_ACT_CFG, CYREG_PM_ACT_CFG2
 | 
	
		
			
				|  |  | -.set timer_clock__PM_ACT_MSK, 0x02
 | 
	
		
			
				|  |  | +.set timer_clock__PM_ACT_MSK, 0x04
 | 
	
		
			
				|  |  |  .set timer_clock__PM_STBY_CFG, CYREG_PM_STBY_CFG2
 | 
	
		
			
				|  |  | -.set timer_clock__PM_STBY_MSK, 0x02
 | 
	
		
			
				|  |  | +.set timer_clock__PM_STBY_MSK, 0x04
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* scsiTarget */
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__0__MASK, 0x01
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__0__POS, 0
 | 
	
		
			
				|  |  | -.set scsiTarget_StatusReg__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB13_14_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_StatusReg__16BIT_STATUS_REG, CYREG_B0_UDB13_14_ST
 | 
	
		
			
				|  |  | +.set scsiTarget_StatusReg__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB04_05_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_StatusReg__16BIT_STATUS_REG, CYREG_B0_UDB04_05_ST
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__1__MASK, 0x02
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__1__POS, 1
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__2__MASK, 0x04
 | 
	
	
		
			
				|  | @@ -1208,54 +1211,54 @@
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__4__MASK, 0x10
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__4__POS, 4
 | 
	
		
			
				|  |  |  .set scsiTarget_StatusReg__MASK, 0x1F
 | 
	
		
			
				|  |  | -.set scsiTarget_StatusReg__MASK_REG, CYREG_B0_UDB13_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_StatusReg__STATUS_AUX_CTL_REG, CYREG_B0_UDB13_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_StatusReg__STATUS_REG, CYREG_B0_UDB13_ST
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB14_15_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__16BIT_STATUS_REG, CYREG_B0_UDB14_15_ST
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__MASK_REG, CYREG_B0_UDB14_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__MASK_ST_AUX_CTL_REG, CYREG_B0_UDB14_MSK_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__PER_ST_AUX_CTL_REG, CYREG_B0_UDB14_MSK_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__STATUS_AUX_CTL_REG, CYREG_B0_UDB14_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__STATUS_CNT_REG, CYREG_B0_UDB14_ST_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__STATUS_CONTROL_REG, CYREG_B0_UDB14_ST_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PI__STATUS_REG, CYREG_B0_UDB14_ST
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_CONTROL_AUX_CTL_REG, CYREG_B0_UDB14_15_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_CONTROL_CONTROL_REG, CYREG_B0_UDB14_15_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_CONTROL_COUNT_REG, CYREG_B0_UDB14_15_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_COUNT_CONTROL_REG, CYREG_B0_UDB14_15_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_COUNT_COUNT_REG, CYREG_B0_UDB14_15_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_MASK_MASK_REG, CYREG_B0_UDB14_15_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_MASK_PERIOD_REG, CYREG_B0_UDB14_15_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_PERIOD_MASK_REG, CYREG_B0_UDB14_15_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__16BIT_PERIOD_PERIOD_REG, CYREG_B0_UDB14_15_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__CONTROL_AUX_CTL_REG, CYREG_B0_UDB14_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__CONTROL_REG, CYREG_B0_UDB14_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__CONTROL_ST_REG, CYREG_B0_UDB14_ST_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__COUNT_REG, CYREG_B0_UDB14_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__COUNT_ST_REG, CYREG_B0_UDB14_ST_CTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__MASK_CTL_AUX_CTL_REG, CYREG_B0_UDB14_MSK_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__PERIOD_REG, CYREG_B0_UDB14_MSK
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath_PO__PER_CTL_AUX_CTL_REG, CYREG_B0_UDB14_MSK_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_A0_REG, CYREG_B0_UDB14_15_A0
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_A1_REG, CYREG_B0_UDB14_15_A1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_D0_REG, CYREG_B0_UDB14_15_D0
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_D1_REG, CYREG_B0_UDB14_15_D1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_DP_AUX_CTL_REG, CYREG_B0_UDB14_15_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_F0_REG, CYREG_B0_UDB14_15_F0
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__16BIT_F1_REG, CYREG_B0_UDB14_15_F1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__A0_A1_REG, CYREG_B0_UDB14_A0_A1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__A0_REG, CYREG_B0_UDB14_A0
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__A1_REG, CYREG_B0_UDB14_A1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__D0_D1_REG, CYREG_B0_UDB14_D0_D1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__D0_REG, CYREG_B0_UDB14_D0
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__D1_REG, CYREG_B0_UDB14_D1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__DP_AUX_CTL_REG, CYREG_B0_UDB14_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__F0_F1_REG, CYREG_B0_UDB14_F0_F1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__F0_REG, CYREG_B0_UDB14_F0
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__F1_REG, CYREG_B0_UDB14_F1
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__MSK_DP_AUX_CTL_REG, CYREG_B0_UDB14_MSK_ACTL
 | 
	
		
			
				|  |  | -.set scsiTarget_datapath__PER_DP_AUX_CTL_REG, CYREG_B0_UDB14_MSK_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_StatusReg__MASK_REG, CYREG_B0_UDB04_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_StatusReg__STATUS_AUX_CTL_REG, CYREG_B0_UDB04_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_StatusReg__STATUS_REG, CYREG_B0_UDB04_ST
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__16BIT_STATUS_AUX_CTL_REG, CYREG_B0_UDB11_12_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__16BIT_STATUS_REG, CYREG_B0_UDB11_12_ST
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__MASK_REG, CYREG_B0_UDB11_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__MASK_ST_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__PER_ST_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__STATUS_AUX_CTL_REG, CYREG_B0_UDB11_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__STATUS_CNT_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__STATUS_CONTROL_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PI__STATUS_REG, CYREG_B0_UDB11_ST
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_CONTROL_AUX_CTL_REG, CYREG_B0_UDB11_12_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_CONTROL_CONTROL_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_CONTROL_COUNT_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_COUNT_CONTROL_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_COUNT_COUNT_REG, CYREG_B0_UDB11_12_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_MASK_MASK_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_MASK_PERIOD_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_PERIOD_MASK_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__16BIT_PERIOD_PERIOD_REG, CYREG_B0_UDB11_12_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__CONTROL_AUX_CTL_REG, CYREG_B0_UDB11_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__CONTROL_REG, CYREG_B0_UDB11_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__CONTROL_ST_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__COUNT_REG, CYREG_B0_UDB11_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__COUNT_ST_REG, CYREG_B0_UDB11_ST_CTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__MASK_CTL_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__PERIOD_REG, CYREG_B0_UDB11_MSK
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath_PO__PER_CTL_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_A0_REG, CYREG_B0_UDB11_12_A0
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_A1_REG, CYREG_B0_UDB11_12_A1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_D0_REG, CYREG_B0_UDB11_12_D0
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_D1_REG, CYREG_B0_UDB11_12_D1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_DP_AUX_CTL_REG, CYREG_B0_UDB11_12_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_F0_REG, CYREG_B0_UDB11_12_F0
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__16BIT_F1_REG, CYREG_B0_UDB11_12_F1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__A0_A1_REG, CYREG_B0_UDB11_A0_A1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__A0_REG, CYREG_B0_UDB11_A0
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__A1_REG, CYREG_B0_UDB11_A1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__D0_D1_REG, CYREG_B0_UDB11_D0_D1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__D0_REG, CYREG_B0_UDB11_D0
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__D1_REG, CYREG_B0_UDB11_D1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__DP_AUX_CTL_REG, CYREG_B0_UDB11_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__F0_F1_REG, CYREG_B0_UDB11_F0_F1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__F0_REG, CYREG_B0_UDB11_F0
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__F1_REG, CYREG_B0_UDB11_F1
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__MSK_DP_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  | +.set scsiTarget_datapath__PER_DP_AUX_CTL_REG, CYREG_B0_UDB11_MSK_ACTL
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  |  /* USBFS_ep_0 */
 | 
	
		
			
				|  |  |  .set USBFS_ep_0__INTC_CLR_EN_REG, CYREG_NVIC_CLRENA0
 | 
	
	
		
			
				|  | @@ -1493,6 +1496,17 @@
 | 
	
		
			
				|  |  |  .set SCSI_ATN__SHIFT, 0
 | 
	
		
			
				|  |  |  .set SCSI_ATN__SLW, CYREG_PRT2_SLW
 | 
	
		
			
				|  |  |  
 | 
	
		
			
				|  |  | +/* SCSI_CLK */
 | 
	
		
			
				|  |  | +.set SCSI_CLK__CFG0, CYREG_CLKDIST_DCFG1_CFG0
 | 
	
		
			
				|  |  | +.set SCSI_CLK__CFG1, CYREG_CLKDIST_DCFG1_CFG1
 | 
	
		
			
				|  |  | +.set SCSI_CLK__CFG2, CYREG_CLKDIST_DCFG1_CFG2
 | 
	
		
			
				|  |  | +.set SCSI_CLK__CFG2_SRC_SEL_MASK, 0x07
 | 
	
		
			
				|  |  | +.set SCSI_CLK__INDEX, 0x01
 | 
	
		
			
				|  |  | +.set SCSI_CLK__PM_ACT_CFG, CYREG_PM_ACT_CFG2
 | 
	
		
			
				|  |  | +.set SCSI_CLK__PM_ACT_MSK, 0x02
 | 
	
		
			
				|  |  | +.set SCSI_CLK__PM_STBY_CFG, CYREG_PM_STBY_CFG2
 | 
	
		
			
				|  |  | +.set SCSI_CLK__PM_STBY_MSK, 0x02
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  |  /* SCSI_Out */
 | 
	
		
			
				|  |  |  .set SCSI_Out__0__AG, CYREG_PRT15_AG
 | 
	
		
			
				|  |  |  .set SCSI_Out__0__AMUX, CYREG_PRT15_AMUX
 |