AzulSCSI_platform.cpp 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. #include "AzulSCSI_platform.h"
  2. #include "gd32f20x_sdio.h"
  3. #include "AzulSCSI_log.h"
  4. #include "AzulSCSI_config.h"
  5. #include <SdFat.h>
  6. extern "C" {
  7. const char *g_azplatform_name = PLATFORM_NAME;
  8. /*************************/
  9. /* Timing functions */
  10. /*************************/
  11. static volatile uint32_t g_millisecond_counter;
  12. static volatile uint32_t g_watchdog_timeout;
  13. static uint32_t g_ns_to_cycles; // Q0.32 fixed point format
  14. static void watchdog_handler(uint32_t *sp);
  15. unsigned long millis()
  16. {
  17. return g_millisecond_counter;
  18. }
  19. void delay(unsigned long ms)
  20. {
  21. uint32_t start = g_millisecond_counter;
  22. while ((uint32_t)(g_millisecond_counter - start) < ms);
  23. }
  24. void delay_ns(unsigned long ns)
  25. {
  26. uint32_t CNT_start = DWT->CYCCNT;
  27. if (ns <= 100) return; // Approximate call overhead
  28. ns -= 100;
  29. uint32_t cycles = ((uint64_t)ns * g_ns_to_cycles) >> 32;
  30. while ((uint32_t)(DWT->CYCCNT - CNT_start) < cycles);
  31. }
  32. void SysTick_Handler_inner(uint32_t *sp)
  33. {
  34. g_millisecond_counter++;
  35. if (g_watchdog_timeout > 0)
  36. {
  37. g_watchdog_timeout--;
  38. if (g_watchdog_timeout == 0)
  39. {
  40. watchdog_handler(sp);
  41. }
  42. }
  43. }
  44. __attribute__((interrupt, naked))
  45. void SysTick_Handler(void)
  46. {
  47. // Take note of stack pointer so that we can print debug
  48. // info in watchdog handler.
  49. asm("mrs r0, msp\n"
  50. "b SysTick_Handler_inner": : : "r0");
  51. }
  52. /***************/
  53. /* GPIO init */
  54. /***************/
  55. // Initialize SPI and GPIO configuration
  56. // Clock has already been initialized by system_gd32f20x.c
  57. void azplatform_init()
  58. {
  59. SystemCoreClockUpdate();
  60. // Enable SysTick to drive millis()
  61. g_millisecond_counter = 0;
  62. SysTick_Config(SystemCoreClock / 1000U);
  63. NVIC_SetPriority(SysTick_IRQn, 0x00U);
  64. // Enable DWT counter to drive delay_ns()
  65. g_ns_to_cycles = ((uint64_t)SystemCoreClock << 32) / 1000000000;
  66. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  67. DWT->CTRL |= DWT_CTRL_CYCCNTENA_Msk;
  68. // Enable debug output on SWO pin
  69. DBG_CTL |= DBG_CTL_TRACE_IOEN;
  70. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  71. TPI->ACPR = SystemCoreClock / 2000000 - 1; // 2 Mbps baudrate for SWO
  72. TPI->SPPR = 2;
  73. TPI->FFCR = 0x100; // TPIU packet framing disabled
  74. // DWT->CTRL = (1 << DWT_CTRL_CYCTAP_Pos)
  75. // | (15 << DWT_CTRL_POSTPRESET_Pos)
  76. // | (1 << DWT_CTRL_PCSAMPLENA_Pos)
  77. // | (3 << DWT_CTRL_SYNCTAP_Pos)
  78. // | (1 << DWT_CTRL_CYCCNTENA_Pos);
  79. ITM->LAR = 0xC5ACCE55;
  80. ITM->TCR = (1 << ITM_TCR_DWTENA_Pos)
  81. | (1 << ITM_TCR_SYNCENA_Pos)
  82. | (1 << ITM_TCR_ITMENA_Pos);
  83. ITM->TER = 0xFFFFFFFF; // Enable all stimulus ports
  84. // Enable needed clocks for GPIO
  85. rcu_periph_clock_enable(RCU_AF);
  86. rcu_periph_clock_enable(RCU_GPIOA);
  87. rcu_periph_clock_enable(RCU_GPIOB);
  88. rcu_periph_clock_enable(RCU_GPIOC);
  89. rcu_periph_clock_enable(RCU_GPIOD);
  90. rcu_periph_clock_enable(RCU_GPIOE);
  91. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  92. gpio_pin_remap_config(GPIO_SWJ_SWDPENABLE_REMAP, ENABLE);
  93. // SCSI pins.
  94. // Initialize open drain outputs to high.
  95. SCSI_RELEASE_OUTPUTS();
  96. gpio_init(SCSI_OUT_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_DATA_MASK | SCSI_OUT_REQ);
  97. gpio_init(SCSI_OUT_IO_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_IO_PIN);
  98. gpio_init(SCSI_OUT_CD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_CD_PIN);
  99. gpio_init(SCSI_OUT_SEL_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_SEL_PIN);
  100. gpio_init(SCSI_OUT_MSG_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_MSG_PIN);
  101. gpio_init(SCSI_OUT_RST_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_RST_PIN);
  102. gpio_init(SCSI_OUT_BSY_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_BSY_PIN);
  103. gpio_init(SCSI_IN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_IN_MASK);
  104. gpio_init(SCSI_ATN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ATN_PIN);
  105. gpio_init(SCSI_BSY_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_BSY_PIN);
  106. gpio_init(SCSI_SEL_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_SEL_PIN);
  107. gpio_init(SCSI_ACK_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ACK_PIN);
  108. gpio_init(SCSI_RST_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_RST_PIN);
  109. // Terminator enable
  110. gpio_bit_set(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  111. gpio_init(SCSI_TERM_EN_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, SCSI_TERM_EN_PIN);
  112. #ifndef SD_USE_SDIO
  113. // SD card pins using SPI
  114. gpio_init(SD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SD_CS_PIN);
  115. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_CLK_PIN);
  116. gpio_init(SD_PORT, GPIO_MODE_IPU, 0, SD_MISO_PIN);
  117. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_MOSI_PIN);
  118. #else
  119. // SD card pins using SDIO
  120. gpio_init(SD_SDIO_DATA_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_SDIO_D0 | SD_SDIO_D1 | SD_SDIO_D2 | SD_SDIO_D3);
  121. gpio_init(SD_SDIO_CLK_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_SDIO_CLK);
  122. gpio_init(SD_SDIO_CMD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_SDIO_CMD);
  123. #endif
  124. // DIP switches
  125. gpio_init(DIP_PORT, GPIO_MODE_IPD, 0, DIPSW1_PIN | DIPSW2_PIN | DIPSW3_PIN);
  126. // LED pins
  127. gpio_bit_set(LED_PORT, LED_PINS);
  128. gpio_init(LED_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, LED_PINS);
  129. // SWO trace pin on PB3
  130. gpio_init(GPIOB, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, GPIO_PIN_3);
  131. if (gpio_input_bit_get(DIP_PORT, DIPSW3_PIN))
  132. {
  133. azlog("DIPSW3 is ON: Enabling SCSI termination");
  134. gpio_bit_reset(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  135. }
  136. else
  137. {
  138. azlog("DIPSW3 is OFF: SCSI termination disabled");
  139. }
  140. if (gpio_input_bit_get(DIP_PORT, DIPSW2_PIN))
  141. {
  142. azlog("DIPSW2 is ON: enabling debug messages");
  143. g_azlog_debug = true;
  144. }
  145. else
  146. {
  147. g_azlog_debug = false;
  148. }
  149. }
  150. /*****************************************/
  151. /* Crash handlers */
  152. /*****************************************/
  153. extern SdFs SD;
  154. // Writes log data to the PB3 SWO pin
  155. void azplatform_log(const char *s)
  156. {
  157. while (*s)
  158. {
  159. // Write to SWO pin
  160. while (ITM->PORT[0].u32 == 0);
  161. ITM->PORT[0].u8 = *s++;
  162. }
  163. }
  164. void azplatform_emergency_log_save()
  165. {
  166. FsFile crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  167. if (!crashfile.isOpen())
  168. {
  169. // Try to reinitialize
  170. int max_retry = 10;
  171. while (max_retry-- > 0 && !SD.begin(SD_CONFIG));
  172. crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  173. }
  174. uint32_t startpos = 0;
  175. crashfile.write(azlog_get_buffer(&startpos));
  176. crashfile.write(azlog_get_buffer(&startpos));
  177. crashfile.flush();
  178. crashfile.close();
  179. }
  180. extern uint32_t _estack;
  181. __attribute__((noinline))
  182. void show_hardfault(uint32_t *sp)
  183. {
  184. uint32_t pc = sp[6];
  185. uint32_t lr = sp[5];
  186. uint32_t cfsr = SCB->CFSR;
  187. azlog("--------------");
  188. azlog("CRASH!");
  189. azlog("Platform: ", g_azplatform_name);
  190. azlog("FW Version: ", g_azlog_firmwareversion);
  191. azlog("CFSR: ", cfsr);
  192. azlog("SP: ", (uint32_t)sp);
  193. azlog("PC: ", pc);
  194. azlog("LR: ", lr);
  195. azlog("R0: ", sp[0]);
  196. azlog("R1: ", sp[1]);
  197. azlog("R2: ", sp[2]);
  198. azlog("R3: ", sp[3]);
  199. uint32_t *p = (uint32_t*)((uint32_t)sp & ~3);
  200. for (int i = 0; i < 8; i++)
  201. {
  202. if (p == &_estack) break; // End of stack
  203. azlog("STACK ", (uint32_t)p, ": ", p[0], " ", p[1], " ", p[2], " ", p[3]);
  204. p += 4;
  205. }
  206. azplatform_emergency_log_save();
  207. while (1)
  208. {
  209. // Flash the crash address on the LED
  210. // Short pulse means 0, long pulse means 1
  211. int base_delay = 1000;
  212. for (int i = 31; i >= 0; i--)
  213. {
  214. LED_OFF();
  215. for (int j = 0; j < base_delay; j++) delay_ns(100000);
  216. int delay = (pc & (1 << i)) ? (3 * base_delay) : base_delay;
  217. LED_ON();
  218. for (int j = 0; j < delay; j++) delay_ns(100000);
  219. LED_OFF();
  220. }
  221. for (int j = 0; j < base_delay * 10; j++) delay_ns(100000);
  222. }
  223. }
  224. __attribute__((naked, interrupt))
  225. void HardFault_Handler(void)
  226. {
  227. // Copies stack pointer into first argument
  228. asm("mrs r0, msp\n"
  229. "b show_hardfault": : : "r0");
  230. }
  231. __attribute__((naked, interrupt))
  232. void MemManage_Handler(void)
  233. {
  234. asm("mrs r0, msp\n"
  235. "b show_hardfault": : : "r0");
  236. }
  237. __attribute__((naked, interrupt))
  238. void BusFault_Handler(void)
  239. {
  240. asm("mrs r0, msp\n"
  241. "b show_hardfault": : : "r0");
  242. }
  243. __attribute__((naked, interrupt))
  244. void UsageFault_Handler(void)
  245. {
  246. asm("mrs r0, msp\n"
  247. "b show_hardfault": : : "r0");
  248. }
  249. } /* extern "C" */
  250. static void watchdog_handler(uint32_t *sp)
  251. {
  252. azlog("-------------- WATCHDOG TIMEOUT");
  253. show_hardfault(sp);
  254. }
  255. void azplatform_reset_watchdog(int timeout_ms)
  256. {
  257. // This uses a software watchdog based on systick timer interrupt.
  258. // It gives us opportunity to collect better debug info than the
  259. // full hardware reset that would be caused by hardware watchdog.
  260. g_watchdog_timeout = timeout_ms;
  261. }
  262. /**********************************************/
  263. /* Mapping from data bytes to GPIO BOP values */
  264. /**********************************************/
  265. #define PARITY(n) ((1 ^ (n) ^ ((n)>>1) ^ ((n)>>2) ^ ((n)>>3) ^ ((n)>>4) ^ ((n)>>5) ^ ((n)>>6) ^ ((n)>>7)) & 1)
  266. #define X(n) (\
  267. ((n & 0x01) ? (SCSI_OUT_DB0 << 16) : SCSI_OUT_DB0) | \
  268. ((n & 0x02) ? (SCSI_OUT_DB1 << 16) : SCSI_OUT_DB1) | \
  269. ((n & 0x04) ? (SCSI_OUT_DB2 << 16) : SCSI_OUT_DB2) | \
  270. ((n & 0x08) ? (SCSI_OUT_DB3 << 16) : SCSI_OUT_DB3) | \
  271. ((n & 0x10) ? (SCSI_OUT_DB4 << 16) : SCSI_OUT_DB4) | \
  272. ((n & 0x20) ? (SCSI_OUT_DB5 << 16) : SCSI_OUT_DB5) | \
  273. ((n & 0x40) ? (SCSI_OUT_DB6 << 16) : SCSI_OUT_DB6) | \
  274. ((n & 0x80) ? (SCSI_OUT_DB7 << 16) : SCSI_OUT_DB7) | \
  275. (PARITY(n) ? (SCSI_OUT_DBP << 16) : SCSI_OUT_DBP) | \
  276. (SCSI_OUT_REQ) \
  277. )
  278. const uint32_t g_scsi_out_byte_to_bop[256] =
  279. {
  280. X(0x00), X(0x01), X(0x02), X(0x03), X(0x04), X(0x05), X(0x06), X(0x07), X(0x08), X(0x09), X(0x0a), X(0x0b), X(0x0c), X(0x0d), X(0x0e), X(0x0f),
  281. X(0x10), X(0x11), X(0x12), X(0x13), X(0x14), X(0x15), X(0x16), X(0x17), X(0x18), X(0x19), X(0x1a), X(0x1b), X(0x1c), X(0x1d), X(0x1e), X(0x1f),
  282. X(0x20), X(0x21), X(0x22), X(0x23), X(0x24), X(0x25), X(0x26), X(0x27), X(0x28), X(0x29), X(0x2a), X(0x2b), X(0x2c), X(0x2d), X(0x2e), X(0x2f),
  283. X(0x30), X(0x31), X(0x32), X(0x33), X(0x34), X(0x35), X(0x36), X(0x37), X(0x38), X(0x39), X(0x3a), X(0x3b), X(0x3c), X(0x3d), X(0x3e), X(0x3f),
  284. X(0x40), X(0x41), X(0x42), X(0x43), X(0x44), X(0x45), X(0x46), X(0x47), X(0x48), X(0x49), X(0x4a), X(0x4b), X(0x4c), X(0x4d), X(0x4e), X(0x4f),
  285. X(0x50), X(0x51), X(0x52), X(0x53), X(0x54), X(0x55), X(0x56), X(0x57), X(0x58), X(0x59), X(0x5a), X(0x5b), X(0x5c), X(0x5d), X(0x5e), X(0x5f),
  286. X(0x60), X(0x61), X(0x62), X(0x63), X(0x64), X(0x65), X(0x66), X(0x67), X(0x68), X(0x69), X(0x6a), X(0x6b), X(0x6c), X(0x6d), X(0x6e), X(0x6f),
  287. X(0x70), X(0x71), X(0x72), X(0x73), X(0x74), X(0x75), X(0x76), X(0x77), X(0x78), X(0x79), X(0x7a), X(0x7b), X(0x7c), X(0x7d), X(0x7e), X(0x7f),
  288. X(0x80), X(0x81), X(0x82), X(0x83), X(0x84), X(0x85), X(0x86), X(0x87), X(0x88), X(0x89), X(0x8a), X(0x8b), X(0x8c), X(0x8d), X(0x8e), X(0x8f),
  289. X(0x90), X(0x91), X(0x92), X(0x93), X(0x94), X(0x95), X(0x96), X(0x97), X(0x98), X(0x99), X(0x9a), X(0x9b), X(0x9c), X(0x9d), X(0x9e), X(0x9f),
  290. X(0xa0), X(0xa1), X(0xa2), X(0xa3), X(0xa4), X(0xa5), X(0xa6), X(0xa7), X(0xa8), X(0xa9), X(0xaa), X(0xab), X(0xac), X(0xad), X(0xae), X(0xaf),
  291. X(0xb0), X(0xb1), X(0xb2), X(0xb3), X(0xb4), X(0xb5), X(0xb6), X(0xb7), X(0xb8), X(0xb9), X(0xba), X(0xbb), X(0xbc), X(0xbd), X(0xbe), X(0xbf),
  292. X(0xc0), X(0xc1), X(0xc2), X(0xc3), X(0xc4), X(0xc5), X(0xc6), X(0xc7), X(0xc8), X(0xc9), X(0xca), X(0xcb), X(0xcc), X(0xcd), X(0xce), X(0xcf),
  293. X(0xd0), X(0xd1), X(0xd2), X(0xd3), X(0xd4), X(0xd5), X(0xd6), X(0xd7), X(0xd8), X(0xd9), X(0xda), X(0xdb), X(0xdc), X(0xdd), X(0xde), X(0xdf),
  294. X(0xe0), X(0xe1), X(0xe2), X(0xe3), X(0xe4), X(0xe5), X(0xe6), X(0xe7), X(0xe8), X(0xe9), X(0xea), X(0xeb), X(0xec), X(0xed), X(0xee), X(0xef),
  295. X(0xf0), X(0xf1), X(0xf2), X(0xf3), X(0xf4), X(0xf5), X(0xf6), X(0xf7), X(0xf8), X(0xf9), X(0xfa), X(0xfb), X(0xfc), X(0xfd), X(0xfe), X(0xff)
  296. };
  297. #undef X