AzulSCSI_platform.cpp 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. #include "AzulSCSI_platform.h"
  2. #include "gd32f20x_spi.h"
  3. #include "AzulSCSI_log.h"
  4. #include <SdFat.h>
  5. extern "C" {
  6. static volatile uint32_t g_millisecond_counter;
  7. unsigned long millis()
  8. {
  9. return g_millisecond_counter;
  10. }
  11. void delay(unsigned long ms)
  12. {
  13. uint32_t start = g_millisecond_counter;
  14. while ((uint32_t)(g_millisecond_counter - start) < ms);
  15. }
  16. void SysTick_Handler(void)
  17. {
  18. g_millisecond_counter++;
  19. }
  20. // Writes log data to the PB3 SWO pin
  21. void azplatform_log(const char *s)
  22. {
  23. while (*s)
  24. {
  25. // Write to SWO pin
  26. while (ITM->PORT[0].u32 == 0);
  27. ITM->PORT[0].u8 = *s++;
  28. }
  29. }
  30. // Initialize SPI and GPIO configuration
  31. // Clock has already been initialized by system_gd32f20x.c
  32. void azplatform_init()
  33. {
  34. SystemCoreClockUpdate();
  35. // Enable SysTick to drive millis()
  36. SysTick_Config(SystemCoreClock / 1000U);
  37. NVIC_SetPriority(SysTick_IRQn, 0x00U);
  38. // Enable debug output on SWO pin
  39. DBG_CTL |= DBG_CTL_TRACE_IOEN;
  40. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  41. TPI->ACPR = SystemCoreClock / 2000000 - 1; // 2 Mbps baudrate for SWO
  42. TPI->SPPR = 2;
  43. TPI->FFCR = 0x100; // TPIU packet framing disabled
  44. // DWT->CTRL = (1 << DWT_CTRL_CYCTAP_Pos)
  45. // | (15 << DWT_CTRL_POSTPRESET_Pos)
  46. // | (1 << DWT_CTRL_PCSAMPLENA_Pos)
  47. // | (3 << DWT_CTRL_SYNCTAP_Pos)
  48. // | (1 << DWT_CTRL_CYCCNTENA_Pos);
  49. ITM->LAR = 0xC5ACCE55;
  50. ITM->TCR = (1 << ITM_TCR_DWTENA_Pos)
  51. | (1 << ITM_TCR_SYNCENA_Pos)
  52. | (1 << ITM_TCR_ITMENA_Pos);
  53. ITM->TER = 0xFFFFFFFF; // Enable all stimulus ports
  54. // Enable needed clocks for GPIO
  55. rcu_periph_clock_enable(RCU_GPIOA);
  56. rcu_periph_clock_enable(RCU_GPIOB);
  57. rcu_periph_clock_enable(RCU_GPIOC);
  58. rcu_periph_clock_enable(RCU_GPIOD);
  59. rcu_periph_clock_enable(RCU_GPIOE);
  60. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  61. gpio_pin_remap_config(GPIO_SWJ_SWDPENABLE_REMAP, ENABLE);
  62. // SCSI pins.
  63. // Initialize open drain outputs to high.
  64. gpio_bit_set(SCSI_OUT_PORT, SCSI_OUT_MASK);
  65. gpio_init(SCSI_OUT_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_MASK);
  66. gpio_init(SCSI_IN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_IN_MASK);
  67. gpio_init(SCSI_ATN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ATN_PIN);
  68. gpio_init(SCSI_BSY_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_BSY_PIN);
  69. gpio_init(SCSI_SEL_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_SEL_PIN);
  70. gpio_init(SCSI_ACK_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ACK_PIN);
  71. gpio_init(SCSI_RST_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_RST_PIN);
  72. // Terminator enable
  73. gpio_bit_set(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  74. gpio_init(SCSI_TERM_EN_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, SCSI_TERM_EN_PIN);
  75. // SD card pins
  76. gpio_init(SD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SD_CS_PIN);
  77. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_CLK_PIN);
  78. gpio_init(SD_PORT, GPIO_MODE_IPU, 0, SD_MISO_PIN);
  79. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_MOSI_PIN);
  80. // DIP switches
  81. gpio_init(DIP_PORT, GPIO_MODE_IPD, 0, DIPSW1_PIN | DIPSW2_PIN | DIPSW3_PIN);
  82. // LED pins
  83. gpio_bit_set(LED_PORT, LED_PINS);
  84. gpio_init(LED_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, LED_PINS);
  85. // SWO trace pin on PB3
  86. gpio_init(GPIOB, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, GPIO_PIN_3);
  87. azlogn("GPIO init complete");
  88. if (gpio_input_bit_get(DIP_PORT, DIPSW3_PIN))
  89. {
  90. azlogn("DIPSW3 is ON: Enabling SCSI termination");
  91. gpio_bit_reset(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  92. }
  93. else
  94. {
  95. azlogn("DIPSW3 is OFF: SCSI termination disabled");
  96. }
  97. }
  98. static void (*g_rst_callback)();
  99. void azplatform_set_rst_callback(void (*callback)())
  100. {
  101. g_rst_callback = callback;
  102. gpio_exti_source_select(SCSI_RST_EXTI_SOURCE_PORT, SCSI_RST_EXTI_SOURCE_PIN);
  103. exti_init(SCSI_RST_EXTI, EXTI_INTERRUPT, EXTI_TRIG_FALLING);
  104. NVIC_SetPriority(SCSI_RST_IRQn, 0x00U);
  105. }
  106. void SCSI_RST_IRQ (void)
  107. {
  108. if (exti_interrupt_flag_get(SCSI_RST_EXTI))
  109. {
  110. exti_interrupt_flag_clear(SCSI_RST_EXTI);
  111. if (g_rst_callback)
  112. {
  113. g_rst_callback();
  114. }
  115. }
  116. }
  117. /*****************************************/
  118. /* Crash handlers */
  119. /*****************************************/
  120. void HardFault_Handler(void)
  121. {
  122. while (1);
  123. }
  124. void MemManage_Handler(void)
  125. {
  126. while (1);
  127. }
  128. void BusFault_Handler(void)
  129. {
  130. while (1);
  131. }
  132. void UsageFault_Handler(void)
  133. {
  134. while (1);
  135. }
  136. } /* extern "C" */
  137. /*****************************************/
  138. /* Driver for GD32 SPI for SdFat library */
  139. /*****************************************/
  140. #define SD_SPI SPI0
  141. class GD32SPIDriver : public SdSpiBaseClass
  142. {
  143. public:
  144. void begin(SdSpiConfig config) {
  145. rcu_periph_clock_enable(RCU_SPI0);
  146. }
  147. void activate() {
  148. spi_parameter_struct config = {
  149. SPI_MASTER,
  150. SPI_TRANSMODE_FULLDUPLEX,
  151. SPI_FRAMESIZE_8BIT,
  152. SPI_NSS_SOFT,
  153. SPI_ENDIAN_MSB,
  154. SPI_CK_PL_LOW_PH_1EDGE,
  155. SPI_PSC_256
  156. };
  157. // Select closest available divider based on system frequency
  158. int divider = SystemCoreClock / m_sckfreq;
  159. if (divider <= 2)
  160. config.prescale = SPI_PSC_2;
  161. else if (divider <= 4)
  162. config.prescale = SPI_PSC_4;
  163. else if (divider <= 8)
  164. config.prescale = SPI_PSC_8;
  165. else if (divider <= 16)
  166. config.prescale = SPI_PSC_16;
  167. else if (divider <= 32)
  168. config.prescale = SPI_PSC_32;
  169. else if (divider <= 64)
  170. config.prescale = SPI_PSC_64;
  171. else if (divider <= 128)
  172. config.prescale = SPI_PSC_128;
  173. else
  174. config.prescale = SPI_PSC_256;
  175. spi_init(SD_SPI, &config);
  176. spi_enable(SD_SPI);
  177. }
  178. void deactivate() {
  179. spi_disable(SD_SPI);
  180. }
  181. void wait_idle() {
  182. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  183. while (SPI_STAT(SD_SPI) & SPI_STAT_TRANS);
  184. }
  185. uint8_t receive() {
  186. // Wait for idle and clear RX buffer
  187. wait_idle();
  188. (void)SPI_DATA(SD_SPI);
  189. // Send dummy byte and wait for receive
  190. SPI_DATA(SD_SPI) = 0xFF;
  191. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  192. return SPI_DATA(SD_SPI);
  193. }
  194. uint8_t receive(uint8_t* buf, size_t count) {
  195. // Wait for idle and clear RX buffer
  196. wait_idle();
  197. (void)SPI_DATA(SD_SPI);
  198. for (size_t i = 0; i < count; i++)
  199. {
  200. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  201. SPI_DATA(SD_SPI) = 0xFF;
  202. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  203. buf[i] = SPI_DATA(SD_SPI);
  204. }
  205. return 0;
  206. }
  207. void send(uint8_t data) {
  208. SPI_DATA(SD_SPI) = data;
  209. wait_idle();
  210. }
  211. void send(const uint8_t* buf, size_t count) {
  212. for (size_t i = 0; i < count; i++) {
  213. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  214. SPI_DATA(SD_SPI) = buf[i];
  215. }
  216. wait_idle();
  217. }
  218. void setSckSpeed(uint32_t maxSck) {
  219. m_sckfreq = maxSck;
  220. }
  221. private:
  222. uint32_t m_sckfreq;
  223. };
  224. void sdCsInit(SdCsPin_t pin)
  225. {
  226. }
  227. void sdCsWrite(SdCsPin_t pin, bool level)
  228. {
  229. if (level)
  230. GPIO_BOP(SD_PORT) = SD_CS_PIN;
  231. else
  232. GPIO_BC(SD_PORT) = SD_CS_PIN;
  233. }
  234. GD32SPIDriver g_sd_spi_port;
  235. SdSpiConfig g_sd_spi_config(0, DEDICATED_SPI, SD_SCK_MHZ(25), &g_sd_spi_port);
  236. /**********************************************/
  237. /* Mapping from data bytes to GPIO BOP values */
  238. /**********************************************/
  239. #define PARITY(n) ((1 ^ (n) ^ ((n)>>1) ^ ((n)>>2) ^ ((n)>>3) ^ ((n)>>4) ^ ((n)>>5) ^ ((n)>>6) ^ ((n)>>7)) & 1)
  240. #define X(n) (\
  241. ((n & 0x01) ? (SCSI_OUT_DB0 << 16) : SCSI_OUT_DB0) | \
  242. ((n & 0x02) ? (SCSI_OUT_DB1 << 16) : SCSI_OUT_DB1) | \
  243. ((n & 0x04) ? (SCSI_OUT_DB2 << 16) : SCSI_OUT_DB2) | \
  244. ((n & 0x08) ? (SCSI_OUT_DB3 << 16) : SCSI_OUT_DB3) | \
  245. ((n & 0x10) ? (SCSI_OUT_DB4 << 16) : SCSI_OUT_DB4) | \
  246. ((n & 0x20) ? (SCSI_OUT_DB5 << 16) : SCSI_OUT_DB5) | \
  247. ((n & 0x40) ? (SCSI_OUT_DB6 << 16) : SCSI_OUT_DB6) | \
  248. ((n & 0x80) ? (SCSI_OUT_DB7 << 16) : SCSI_OUT_DB7) | \
  249. (PARITY(n) ? (SCSI_OUT_DBP << 16) : SCSI_OUT_DBP) \
  250. )
  251. const uint32_t g_scsi_out_byte_to_bop[256] =
  252. {
  253. X(0x00), X(0x01), X(0x02), X(0x03), X(0x04), X(0x05), X(0x06), X(0x07), X(0x08), X(0x09), X(0x0a), X(0x0b), X(0x0c), X(0x0d), X(0x0e), X(0x0f),
  254. X(0x10), X(0x11), X(0x12), X(0x13), X(0x14), X(0x15), X(0x16), X(0x17), X(0x18), X(0x19), X(0x1a), X(0x1b), X(0x1c), X(0x1d), X(0x1e), X(0x1f),
  255. X(0x20), X(0x21), X(0x22), X(0x23), X(0x24), X(0x25), X(0x26), X(0x27), X(0x28), X(0x29), X(0x2a), X(0x2b), X(0x2c), X(0x2d), X(0x2e), X(0x2f),
  256. X(0x30), X(0x31), X(0x32), X(0x33), X(0x34), X(0x35), X(0x36), X(0x37), X(0x38), X(0x39), X(0x3a), X(0x3b), X(0x3c), X(0x3d), X(0x3e), X(0x3f),
  257. X(0x40), X(0x41), X(0x42), X(0x43), X(0x44), X(0x45), X(0x46), X(0x47), X(0x48), X(0x49), X(0x4a), X(0x4b), X(0x4c), X(0x4d), X(0x4e), X(0x4f),
  258. X(0x50), X(0x51), X(0x52), X(0x53), X(0x54), X(0x55), X(0x56), X(0x57), X(0x58), X(0x59), X(0x5a), X(0x5b), X(0x5c), X(0x5d), X(0x5e), X(0x5f),
  259. X(0x60), X(0x61), X(0x62), X(0x63), X(0x64), X(0x65), X(0x66), X(0x67), X(0x68), X(0x69), X(0x6a), X(0x6b), X(0x6c), X(0x6d), X(0x6e), X(0x6f),
  260. X(0x70), X(0x71), X(0x72), X(0x73), X(0x74), X(0x75), X(0x76), X(0x77), X(0x78), X(0x79), X(0x7a), X(0x7b), X(0x7c), X(0x7d), X(0x7e), X(0x7f),
  261. X(0x80), X(0x81), X(0x82), X(0x83), X(0x84), X(0x85), X(0x86), X(0x87), X(0x88), X(0x89), X(0x8a), X(0x8b), X(0x8c), X(0x8d), X(0x8e), X(0x8f),
  262. X(0x90), X(0x91), X(0x92), X(0x93), X(0x94), X(0x95), X(0x96), X(0x97), X(0x98), X(0x99), X(0x9a), X(0x9b), X(0x9c), X(0x9d), X(0x9e), X(0x9f),
  263. X(0xa0), X(0xa1), X(0xa2), X(0xa3), X(0xa4), X(0xa5), X(0xa6), X(0xa7), X(0xa8), X(0xa9), X(0xaa), X(0xab), X(0xac), X(0xad), X(0xae), X(0xaf),
  264. X(0xb0), X(0xb1), X(0xb2), X(0xb3), X(0xb4), X(0xb5), X(0xb6), X(0xb7), X(0xb8), X(0xb9), X(0xba), X(0xbb), X(0xbc), X(0xbd), X(0xbe), X(0xbf),
  265. X(0xc0), X(0xc1), X(0xc2), X(0xc3), X(0xc4), X(0xc5), X(0xc6), X(0xc7), X(0xc8), X(0xc9), X(0xca), X(0xcb), X(0xcc), X(0xcd), X(0xce), X(0xcf),
  266. X(0xd0), X(0xd1), X(0xd2), X(0xd3), X(0xd4), X(0xd5), X(0xd6), X(0xd7), X(0xd8), X(0xd9), X(0xda), X(0xdb), X(0xdc), X(0xdd), X(0xde), X(0xdf),
  267. X(0xe0), X(0xe1), X(0xe2), X(0xe3), X(0xe4), X(0xe5), X(0xe6), X(0xe7), X(0xe8), X(0xe9), X(0xea), X(0xeb), X(0xec), X(0xed), X(0xee), X(0xef),
  268. X(0xf0), X(0xf1), X(0xf2), X(0xf3), X(0xf4), X(0xf5), X(0xf6), X(0xf7), X(0xf8), X(0xf9), X(0xfa), X(0xfb), X(0xfc), X(0xfd), X(0xfe), X(0xff)
  269. };
  270. #undef X