scsiPhy.cpp 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. // Implements the low level interface to SCSI bus
  2. // Partially derived from scsiPhy.c from SCSI2SD-V6
  3. #include "scsiPhy.h"
  4. #include "ZuluSCSI_platform.h"
  5. #include "ZuluSCSI_log.h"
  6. #include "ZuluSCSI_log_trace.h"
  7. #include "ZuluSCSI_config.h"
  8. #include "scsi_accel_rp2040.h"
  9. #include "hardware/structs/iobank0.h"
  10. #include <scsi2sd.h>
  11. extern "C" {
  12. #include <scsi.h>
  13. #include <scsi2sd_time.h>
  14. }
  15. /***********************/
  16. /* SCSI status signals */
  17. /***********************/
  18. extern "C" bool scsiStatusATN()
  19. {
  20. return SCSI_IN(ATN);
  21. }
  22. extern "C" bool scsiStatusBSY()
  23. {
  24. return SCSI_IN(BSY);
  25. }
  26. /************************/
  27. /* SCSI selection logic */
  28. /************************/
  29. volatile uint8_t g_scsi_sts_selection;
  30. volatile uint8_t g_scsi_ctrl_bsy;
  31. void scsi_bsy_deassert_interrupt()
  32. {
  33. if (SCSI_IN(SEL) && !SCSI_IN(BSY))
  34. {
  35. // Check if any of the targets we simulate is selected
  36. uint8_t sel_bits = SCSI_IN_DATA();
  37. int sel_id = -1;
  38. for (int i = 0; i < S2S_MAX_TARGETS; i++)
  39. {
  40. if (scsiDev.targets[i].targetId <= 7 && scsiDev.targets[i].cfg)
  41. {
  42. if (sel_bits & (1 << scsiDev.targets[i].targetId))
  43. {
  44. sel_id = scsiDev.targets[i].targetId;
  45. break;
  46. }
  47. }
  48. }
  49. if (sel_id >= 0)
  50. {
  51. // Set ATN flag here unconditionally, real value is only known after
  52. // OUT_BSY is enabled in scsiStatusSEL() below.
  53. g_scsi_sts_selection = SCSI_STS_SELECTION_SUCCEEDED | SCSI_STS_SELECTION_ATN | sel_id;
  54. }
  55. // selFlag is required for Philips P2000C which releases it after 600ns
  56. // without waiting for BSY.
  57. // Also required for some early Mac Plus roms
  58. scsiDev.selFlag = *SCSI_STS_SELECTED;
  59. }
  60. }
  61. extern "C" bool scsiStatusSEL()
  62. {
  63. if (g_scsi_ctrl_bsy)
  64. {
  65. // We don't have direct register access to BSY bit like SCSI2SD scsi.c expects.
  66. // Instead update the state here.
  67. // Releasing happens with bus release.
  68. g_scsi_ctrl_bsy = 0;
  69. SCSI_OUT(BSY, 1);
  70. // On RP2040 hardware the ATN signal is only available after OUT_BSY enables
  71. // the IO buffer U105, so check the signal status here.
  72. delay_100ns();
  73. if (!scsiStatusATN())
  74. {
  75. // This is a SCSI1 host that does send IDENTIFY message
  76. scsiDev.atnFlag = 0;
  77. scsiDev.target->unitAttention = 0;
  78. scsiDev.compatMode = COMPAT_SCSI1;
  79. }
  80. }
  81. return SCSI_IN(SEL);
  82. }
  83. /************************/
  84. /* SCSI bus reset logic */
  85. /************************/
  86. static void scsi_rst_assert_interrupt()
  87. {
  88. // Glitch filtering
  89. bool rst1 = SCSI_IN(RST);
  90. delay_ns(500);
  91. bool rst2 = SCSI_IN(RST);
  92. if (rst1 && rst2)
  93. {
  94. dbgmsg("BUS RESET");
  95. scsiDev.resetFlag = 1;
  96. }
  97. }
  98. static void scsiPhyIRQ(uint gpio, uint32_t events)
  99. {
  100. if (gpio == SCSI_IN_BSY || gpio == SCSI_IN_SEL)
  101. {
  102. // Note BSY / SEL interrupts only when we are not driving OUT_BSY low ourselves.
  103. // The BSY input pin may be shared with other signals.
  104. if (sio_hw->gpio_out & (1 << SCSI_OUT_BSY))
  105. {
  106. scsi_bsy_deassert_interrupt();
  107. }
  108. }
  109. else if (gpio == SCSI_IN_RST)
  110. {
  111. scsi_rst_assert_interrupt();
  112. }
  113. }
  114. // This function is called to initialize the phy code.
  115. // It is called after power-on and after SCSI bus reset.
  116. extern "C" void scsiPhyReset(void)
  117. {
  118. SCSI_RELEASE_OUTPUTS();
  119. g_scsi_sts_selection = 0;
  120. g_scsi_ctrl_bsy = 0;
  121. scsi_accel_rp2040_init();
  122. // Enable BSY, RST and SEL interrupts
  123. // Note: RP2040 library currently supports only one callback,
  124. // so it has to be same for both pins.
  125. gpio_set_irq_enabled_with_callback(SCSI_IN_BSY, GPIO_IRQ_EDGE_RISE, true, scsiPhyIRQ);
  126. gpio_set_irq_enabled(SCSI_IN_RST, GPIO_IRQ_EDGE_FALL, true);
  127. // Check BSY line status when SEL goes active.
  128. // This is needed to handle SCSI-1 hosts that use the single initiator mode.
  129. // The host will just assert the SEL directly, without asserting BSY first.
  130. gpio_set_irq_enabled(SCSI_IN_SEL, GPIO_IRQ_EDGE_FALL, true);
  131. }
  132. /************************/
  133. /* SCSI bus phase logic */
  134. /************************/
  135. static SCSI_PHASE g_scsi_phase;
  136. extern "C" void scsiEnterPhase(int phase)
  137. {
  138. int delay = scsiEnterPhaseImmediate(phase);
  139. if (delay > 0)
  140. {
  141. s2s_delay_ns(delay);
  142. }
  143. }
  144. // Change state and return nanosecond delay to wait
  145. extern "C" uint32_t scsiEnterPhaseImmediate(int phase)
  146. {
  147. if (phase != g_scsi_phase)
  148. {
  149. // ANSI INCITS 362-2002 SPI-3 10.7.1:
  150. // Phase changes are not allowed while REQ or ACK is asserted.
  151. while (likely(!scsiDev.resetFlag) && SCSI_IN(ACK)) {}
  152. if (scsiDev.compatMode < COMPAT_SCSI2 && (phase == DATA_IN || phase == DATA_OUT))
  153. {
  154. // Akai S1000/S3000 seems to need extra delay before changing to data phase
  155. // after a command. The code in ZuluSCSI_disk.cpp tries to do this while waiting
  156. // for SD card, to avoid any extra latency.
  157. s2s_delay_ns(400000);
  158. }
  159. int oldphase = g_scsi_phase;
  160. g_scsi_phase = (SCSI_PHASE)phase;
  161. scsiLogPhaseChange(phase);
  162. // Select between synchronous vs. asynchronous SCSI writes
  163. if (scsiDev.target->syncOffset > 0 && (g_scsi_phase == DATA_IN || g_scsi_phase == DATA_OUT))
  164. {
  165. scsi_accel_rp2040_setSyncMode(scsiDev.target->syncOffset, scsiDev.target->syncPeriod);
  166. }
  167. else
  168. {
  169. scsi_accel_rp2040_setSyncMode(0, 0);
  170. }
  171. if (phase < 0)
  172. {
  173. // Other communication on bus or reset state
  174. SCSI_RELEASE_OUTPUTS();
  175. return 0;
  176. }
  177. else
  178. {
  179. // The phase control signals should be changed close to simultaneously.
  180. // The SCSI spec allows 400 ns for this, but some hosts do not seem to be that
  181. // tolerant. The Cortex-M0 is also quite slow in bit twiddling.
  182. //
  183. // To avoid unnecessary delays, precalculate an XOR mask and then apply it
  184. // simultaneously to all three signals.
  185. uint32_t gpio_new = 0;
  186. if (!(phase & __scsiphase_msg)) { gpio_new |= (1 << SCSI_OUT_MSG); }
  187. if (!(phase & __scsiphase_cd)) { gpio_new |= (1 << SCSI_OUT_CD); }
  188. if (!(phase & __scsiphase_io)) { gpio_new |= (1 << SCSI_OUT_IO); }
  189. uint32_t mask = (1 << SCSI_OUT_MSG) | (1 << SCSI_OUT_CD) | (1 << SCSI_OUT_IO);
  190. uint32_t gpio_xor = (sio_hw->gpio_out ^ gpio_new) & mask;
  191. sio_hw->gpio_togl = gpio_xor;
  192. SCSI_ENABLE_CONTROL_OUT();
  193. int delayNs = 400; // Bus settle delay
  194. if ((oldphase & __scsiphase_io) != (phase & __scsiphase_io))
  195. {
  196. delayNs += 400; // Data release delay
  197. }
  198. if (scsiDev.compatMode < COMPAT_SCSI2)
  199. {
  200. // EMU EMAX needs 100uS ! 10uS is not enough.
  201. delayNs += 100000;
  202. }
  203. return delayNs;
  204. }
  205. }
  206. else
  207. {
  208. return 0;
  209. }
  210. }
  211. // Release all signals
  212. void scsiEnterBusFree(void)
  213. {
  214. g_scsi_phase = BUS_FREE;
  215. g_scsi_sts_selection = 0;
  216. g_scsi_ctrl_bsy = 0;
  217. scsiDev.cdbLen = 0;
  218. SCSI_RELEASE_OUTPUTS();
  219. }
  220. /********************/
  221. /* Transmit to host */
  222. /********************/
  223. #define SCSI_WAIT_ACTIVE(pin) \
  224. if (!SCSI_IN(pin)) { \
  225. if (!SCSI_IN(pin)) { \
  226. while(!SCSI_IN(pin) && !scsiDev.resetFlag); \
  227. } \
  228. }
  229. // In synchronous mode the ACK pulse can be very short, so use edge IRQ to detect it.
  230. #define CHECK_EDGE(pin) \
  231. ((iobank0_hw->intr[pin / 8] >> (4 * (pin % 8))) & GPIO_IRQ_EDGE_FALL)
  232. #define SCSI_WAIT_ACTIVE_EDGE(pin) \
  233. if (!CHECK_EDGE(SCSI_IN_ ## pin)) { \
  234. while(!SCSI_IN(pin) && !CHECK_EDGE(SCSI_IN_ ## pin) && !scsiDev.resetFlag); \
  235. }
  236. #define SCSI_WAIT_INACTIVE(pin) \
  237. if (SCSI_IN(pin)) { \
  238. if (SCSI_IN(pin)) { \
  239. while(SCSI_IN(pin) && !scsiDev.resetFlag); \
  240. } \
  241. }
  242. // Write one byte to SCSI host using the handshake mechanism
  243. // This is suitable for both asynchronous and synchronous communication.
  244. static inline void scsiWriteOneByte(uint8_t value)
  245. {
  246. SCSI_OUT_DATA(value);
  247. delay_100ns(); // DB setup time before REQ
  248. gpio_acknowledge_irq(SCSI_IN_ACK, GPIO_IRQ_EDGE_FALL);
  249. SCSI_OUT(REQ, 1);
  250. SCSI_WAIT_ACTIVE_EDGE(ACK);
  251. SCSI_RELEASE_DATA_REQ();
  252. SCSI_WAIT_INACTIVE(ACK);
  253. }
  254. extern "C" void scsiWriteByte(uint8_t value)
  255. {
  256. scsiLogDataIn(&value, 1);
  257. scsiWriteOneByte(value);
  258. }
  259. extern "C" void scsiWrite(const uint8_t* data, uint32_t count)
  260. {
  261. scsiStartWrite(data, count);
  262. scsiFinishWrite();
  263. }
  264. extern "C" void scsiStartWrite(const uint8_t* data, uint32_t count)
  265. {
  266. scsiLogDataIn(data, count);
  267. scsi_accel_rp2040_startWrite(data, count, &scsiDev.resetFlag);
  268. }
  269. extern "C" bool scsiIsWriteFinished(const uint8_t *data)
  270. {
  271. return scsi_accel_rp2040_isWriteFinished(data);
  272. }
  273. extern "C" void scsiFinishWrite()
  274. {
  275. scsi_accel_rp2040_finishWrite(&scsiDev.resetFlag);
  276. }
  277. /*********************/
  278. /* Receive from host */
  279. /*********************/
  280. // Read one byte from SCSI host using the handshake mechanism.
  281. static inline uint8_t scsiReadOneByte(int* parityError)
  282. {
  283. SCSI_OUT(REQ, 1);
  284. SCSI_WAIT_ACTIVE(ACK);
  285. delay_100ns();
  286. uint16_t r = SCSI_IN_DATA();
  287. SCSI_OUT(REQ, 0);
  288. SCSI_WAIT_INACTIVE(ACK);
  289. if (parityError && r != (g_scsi_parity_lookup[r & 0xFF] ^ SCSI_IO_DATA_MASK))
  290. {
  291. logmsg("Parity error in scsiReadOneByte(): ", (uint32_t)r);
  292. *parityError = 1;
  293. }
  294. return (uint8_t)r;
  295. }
  296. extern "C" uint8_t scsiReadByte(void)
  297. {
  298. uint8_t r = scsiReadOneByte(NULL);
  299. scsiLogDataOut(&r, 1);
  300. return r;
  301. }
  302. extern "C" void scsiRead(uint8_t* data, uint32_t count, int* parityError)
  303. {
  304. *parityError = 0;
  305. if (!(scsiDev.boardCfg.flags & S2S_CFG_ENABLE_PARITY)) { parityError = NULL; }
  306. scsiStartRead(data, count, parityError);
  307. scsiFinishRead(data, count, parityError);
  308. }
  309. extern "C" void scsiStartRead(uint8_t* data, uint32_t count, int *parityError)
  310. {
  311. if (!(scsiDev.boardCfg.flags & S2S_CFG_ENABLE_PARITY)) { parityError = NULL; }
  312. scsi_accel_rp2040_startRead(data, count, parityError, &scsiDev.resetFlag);
  313. }
  314. extern "C" void scsiFinishRead(uint8_t* data, uint32_t count, int *parityError)
  315. {
  316. if (!(scsiDev.boardCfg.flags & S2S_CFG_ENABLE_PARITY)) { parityError = NULL; }
  317. scsi_accel_rp2040_finishRead(data, count, parityError, &scsiDev.resetFlag);
  318. scsiLogDataOut(data, count);
  319. }
  320. extern "C" bool scsiIsReadFinished(const uint8_t *data)
  321. {
  322. return scsi_accel_rp2040_isReadFinished(data);
  323. }