ZuluSCSI_platform.cpp 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /**
  2. * ZuluSCSI™ - Copyright (c) 2022 Rabbit Hole Computing™
  3. *
  4. * ZuluSCSI™ firmware is licensed under the GPL version 3 or any later version. 
  5. *
  6. * https://www.gnu.org/licenses/gpl-3.0.html
  7. * ----
  8. * This program is free software: you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation, either version 3 of the License, or
  11. * (at your option) any later version. 
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  16. * GNU General Public License for more details. 
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program.  If not, see <https://www.gnu.org/licenses/>.
  20. **/
  21. #include "ZuluSCSI_platform.h"
  22. #include "gd32f4xx_sdio.h"
  23. #include "gd32f4xx_fmc.h"
  24. #include "ZuluSCSI_log.h"
  25. #include "ZuluSCSI_config.h"
  26. #include "usb_hs.h"
  27. #include "usbd_conf.h"
  28. #include "greenpak.h"
  29. #include <SdFat.h>
  30. #include <scsi.h>
  31. #include <assert.h>
  32. #include "usb_serial.h"
  33. extern bool g_rawdrive_active;
  34. extern "C" {
  35. const char *g_platform_name = PLATFORM_NAME;
  36. static bool g_enable_apple_quirks = false;
  37. /*************************/
  38. /* Timing functions */
  39. /*************************/
  40. static volatile uint32_t g_millisecond_counter;
  41. static volatile uint32_t g_watchdog_timeout;
  42. static uint32_t g_ns_to_cycles; // Q0.32 fixed point format
  43. static void watchdog_handler(uint32_t *sp);
  44. unsigned long millis()
  45. {
  46. return g_millisecond_counter;
  47. }
  48. void delay(unsigned long ms)
  49. {
  50. uint32_t start = g_millisecond_counter;
  51. while ((uint32_t)(g_millisecond_counter - start) < ms);
  52. }
  53. void delay_ns(unsigned long ns)
  54. {
  55. uint32_t CNT_start = DWT->CYCCNT;
  56. if (ns <= 50) return; // Approximate call overhead
  57. ns -= 50;
  58. uint32_t cycles = ((uint64_t)ns * g_ns_to_cycles) >> 32;
  59. while ((uint32_t)(DWT->CYCCNT - CNT_start) < cycles);
  60. }
  61. void SysTick_Handler_inner(uint32_t *sp)
  62. {
  63. g_millisecond_counter++;
  64. if (g_watchdog_timeout > 0)
  65. {
  66. g_watchdog_timeout--;
  67. const uint32_t busreset_time = WATCHDOG_CRASH_TIMEOUT - WATCHDOG_BUS_RESET_TIMEOUT;
  68. if (g_watchdog_timeout <= busreset_time)
  69. {
  70. if (!scsiDev.resetFlag)
  71. {
  72. logmsg("WATCHDOG TIMEOUT at PC ", sp[6], " LR ", sp[5], " attempting bus reset");
  73. scsiDev.resetFlag = 1;
  74. }
  75. if (g_watchdog_timeout == 0)
  76. {
  77. watchdog_handler(sp);
  78. }
  79. }
  80. }
  81. }
  82. __attribute__((interrupt, naked))
  83. void SysTick_Handler(void)
  84. {
  85. // Take note of stack pointer so that we can print debug
  86. // info in watchdog handler.
  87. asm("mrs r0, msp\n"
  88. "b SysTick_Handler_inner": : : "r0");
  89. }
  90. // This function is called by scsiPhy.cpp.
  91. // It resets the systick counter to give 1 millisecond of uninterrupted transfer time.
  92. // The total number of skips is kept track of to keep the correct time on average.
  93. void SysTick_Handle_PreEmptively()
  94. {
  95. static int skipped_clocks = 0;
  96. __disable_irq();
  97. uint32_t loadval = SysTick->LOAD;
  98. skipped_clocks += loadval - SysTick->VAL;
  99. SysTick->VAL = 0;
  100. if (skipped_clocks > loadval)
  101. {
  102. // We have skipped enough ticks that it is time to fake a call
  103. // to SysTick interrupt handler.
  104. skipped_clocks -= loadval;
  105. uint32_t stack_frame[8] = {0};
  106. stack_frame[6] = (uint32_t)__builtin_return_address(0);
  107. SysTick_Handler_inner(stack_frame);
  108. }
  109. __enable_irq();
  110. }
  111. /***************/
  112. /* GPIO init */
  113. /***************/
  114. // Initialize SPI and GPIO configuration
  115. // Clock has already been initialized by system_gd32f20x.c
  116. void platform_init()
  117. {
  118. SystemCoreClockUpdate();
  119. // Enable SysTick to drive millis()
  120. // \todo not sure if this is needed
  121. // nvic_priority_group_set(NVIC_PRIGROUP_PRE2_SUB2);
  122. g_millisecond_counter = 0;
  123. SysTick_Config(SystemCoreClock / 1000U);
  124. NVIC_SetPriority(SysTick_IRQn, 0x00U);
  125. // Enable DWT counter to drive delay_ns()
  126. g_ns_to_cycles = ((uint64_t)SystemCoreClock << 32) / 1000000000;
  127. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  128. DWT->CTRL |= DWT_CTRL_CYCCNTENA_Msk;
  129. // Enable debug output on SWO pin
  130. DBG_CTL0 |= DBG_CTL0_TRACE_IOEN;
  131. // if (TPI->ACPR == 0)
  132. {
  133. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  134. TPI->ACPR = SystemCoreClock / 115200 - 1; // Serial speed baudrate for SWO
  135. // TPI->ACPR = SystemCoreClock / 2000000 - 1; // 2 Mbps baudrate for SWO
  136. // TPI->ACPR = SystemCoreClock / 30000000 - 1; // 30 Mbps baudrate for SWO
  137. TPI->SPPR = 2;
  138. TPI->FFCR = 0x100; // TPIU packet framing disabled
  139. // DWT->CTRL |= (1 << DWT_CTRL_EXCTRCENA_Pos);
  140. // DWT->CTRL |= (1 << DWT_CTRL_CYCTAP_Pos)
  141. // | (15 << DWT_CTRL_POSTPRESET_Pos)
  142. // | (1 << DWT_CTRL_PCSAMPLENA_Pos)
  143. // | (3 << DWT_CTRL_SYNCTAP_Pos)
  144. // | (1 << DWT_CTRL_CYCCNTENA_Pos);
  145. ITM->LAR = 0xC5ACCE55;
  146. ITM->TCR = (1 << ITM_TCR_DWTENA_Pos)
  147. | (1 << ITM_TCR_SYNCENA_Pos)
  148. | (1 << ITM_TCR_ITMENA_Pos);
  149. ITM->TER = 0xFFFFFFFF; // Enable all stimulus ports
  150. }
  151. // Enable needed clocks for GPIO
  152. rcu_periph_clock_enable(RCU_GPIOA);
  153. rcu_periph_clock_enable(RCU_GPIOB);
  154. rcu_periph_clock_enable(RCU_GPIOC);
  155. rcu_periph_clock_enable(RCU_GPIOD);
  156. rcu_periph_clock_enable(RCU_GPIOE);
  157. rcu_periph_clock_enable(RCU_GPIOF);
  158. rcu_periph_clock_enable(RCU_GPIOG);
  159. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  160. gpio_mode_set(GPIOB, GPIO_MODE_INPUT, GPIO_PUPD_NONE, GPIO_PIN_4);
  161. // SCSI pins.
  162. // Initialize open drain outputs to high.
  163. SCSI_RELEASE_OUTPUTS();
  164. gpio_mode_set(SCSI_OUT_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_DATA_MASK | SCSI_OUT_REQ);
  165. gpio_mode_set(SCSI_OUT_IO_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_IO_PIN);
  166. gpio_mode_set(SCSI_OUT_CD_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_CD_PIN);
  167. gpio_mode_set(SCSI_OUT_SEL_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_SEL_PIN);
  168. gpio_mode_set(SCSI_OUT_MSG_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_MSG_PIN);
  169. gpio_mode_set(SCSI_OUT_RST_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_RST_PIN);
  170. gpio_mode_set(SCSI_OUT_BSY_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_OUT_BSY_PIN);
  171. gpio_output_options_set(SCSI_OUT_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_DATA_MASK | SCSI_OUT_REQ);
  172. gpio_output_options_set(SCSI_OUT_IO_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_IO_PIN);
  173. gpio_output_options_set(SCSI_OUT_CD_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_CD_PIN);
  174. gpio_output_options_set(SCSI_OUT_SEL_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_SEL_PIN);
  175. gpio_output_options_set(SCSI_OUT_MSG_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_MSG_PIN);
  176. gpio_output_options_set(SCSI_OUT_RST_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_RST_PIN);
  177. gpio_output_options_set(SCSI_OUT_BSY_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SCSI_OUT_BSY_PIN);
  178. gpio_mode_set(SCSI_IN_PORT, GPIO_MODE_INPUT, GPIO_PUPD_NONE, SCSI_IN_MASK);
  179. gpio_mode_set(SCSI_ATN_PORT, GPIO_MODE_INPUT, GPIO_PUPD_NONE, SCSI_ATN_PIN);
  180. gpio_mode_set(SCSI_BSY_PORT, GPIO_MODE_INPUT, GPIO_PUPD_NONE, SCSI_BSY_PIN);
  181. gpio_mode_set(SCSI_SEL_PORT, GPIO_MODE_INPUT, GPIO_PUPD_NONE, SCSI_SEL_PIN);
  182. gpio_mode_set(SCSI_ACK_PORT, GPIO_MODE_INPUT, GPIO_PUPD_NONE, SCSI_ACK_PIN);
  183. gpio_mode_set(SCSI_RST_PORT, GPIO_MODE_INPUT, GPIO_PUPD_NONE, SCSI_RST_PIN);
  184. // Terminator enable
  185. gpio_bit_set(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  186. gpio_mode_set(SCSI_TERM_EN_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, SCSI_TERM_EN_PIN);
  187. gpio_output_options_set(SCSI_TERM_EN_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_2MHZ, SCSI_TERM_EN_PIN);
  188. #ifndef SD_USE_SDIO
  189. // SD card pins using SPI
  190. gpio_init(SD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SD_CS_PIN);
  191. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_CLK_PIN);
  192. gpio_init(SD_PORT, GPIO_MODE_IPU, 0, SD_MISO_PIN);
  193. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_MOSI_PIN);
  194. #else
  195. // SD card pins using SDIO
  196. gpio_mode_set(SD_SDIO_DATA_PORT, GPIO_MODE_AF, GPIO_PUPD_NONE, SD_SDIO_D0 | SD_SDIO_D1 | SD_SDIO_D2 | SD_SDIO_D3);
  197. gpio_output_options_set(SD_SDIO_DATA_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SD_SDIO_D0 | SD_SDIO_D1 | SD_SDIO_D2 | SD_SDIO_D3);
  198. gpio_af_set(SD_SDIO_DATA_PORT, GPIO_AF_12, SD_SDIO_D0 | SD_SDIO_D1 | SD_SDIO_D2 | SD_SDIO_D3);
  199. gpio_mode_set(SD_SDIO_CLK_PORT, GPIO_MODE_AF, GPIO_PUPD_NONE, SD_SDIO_CLK);
  200. gpio_output_options_set(SD_SDIO_CLK_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SD_SDIO_CLK);
  201. gpio_af_set(SD_SDIO_CLK_PORT, GPIO_AF_12, SD_SDIO_CLK);
  202. gpio_mode_set(SD_SDIO_CMD_PORT, GPIO_MODE_AF, GPIO_PUPD_NONE, SD_SDIO_CMD);
  203. gpio_output_options_set(SD_SDIO_CMD_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, SD_SDIO_CMD);
  204. gpio_af_set(SD_SDIO_CMD_PORT, GPIO_AF_12, SD_SDIO_CMD);
  205. #endif
  206. // @TODO confirm dip switch 1 is not longer JTAG NJTRST
  207. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  208. //gpio_pin_remap_config(GPIO_SWJ_SWDPENABLE_REMAP, ENABLE);
  209. // DIP switches
  210. gpio_mode_set(DIP_PORT, GPIO_MODE_INPUT, GPIO_PUPD_PULLDOWN, DIPSW1_PIN | DIPSW2_PIN | DIPSW3_PIN);
  211. // LED pins
  212. gpio_bit_set(LED_PORT, LED_PINS);
  213. gpio_mode_set(LED_PORT, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, LED_PINS);
  214. gpio_output_options_set(LED_PORT, GPIO_OTYPE_PP, GPIO_OSPEED_2MHZ, LED_PINS);
  215. // SWO trace pin on PB3
  216. gpio_mode_set(GPIOB, GPIO_MODE_AF, GPIO_PUPD_NONE, GPIO_PIN_3);
  217. gpio_output_options_set(GPIOB, GPIO_OTYPE_PP, GPIO_OSPEED_200MHZ, GPIO_PIN_3);
  218. gpio_af_set(GPIOB, GPIO_AF_0, GPIO_PIN_3);
  219. }
  220. void platform_late_init()
  221. {
  222. logmsg("Platform: ", g_platform_name);
  223. logmsg("FW Version: ", g_log_firmwareversion);
  224. if (gpio_input_bit_get(DIP_PORT, DIPSW3_PIN))
  225. {
  226. logmsg("DIPSW3 is ON: Enabling SCSI termination");
  227. gpio_bit_reset(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  228. }
  229. else
  230. {
  231. logmsg("DIPSW3 is OFF: SCSI termination disabled");
  232. }
  233. if (gpio_input_bit_get(DIP_PORT, DIPSW2_PIN))
  234. {
  235. logmsg("DIPSW2 is ON: enabling debug messages");
  236. g_log_debug = true;
  237. }
  238. else
  239. {
  240. g_log_debug = false;
  241. }
  242. if (gpio_input_bit_get(DIP_PORT, DIPSW1_PIN))
  243. {
  244. logmsg("DIPSW1 is ON: enabling Apple quirks by default");
  245. g_enable_apple_quirks = true;
  246. }
  247. usb_hs_init();
  248. greenpak_load_firmware();
  249. }
  250. void platform_post_sd_card_init() {}
  251. void platform_disable_led(void)
  252. {
  253. gpio_mode_set(LED_PORT, GPIO_MODE_INPUT, GPIO_PUPD_PULLUP, LED_PINS);
  254. logmsg("Disabling status LED");
  255. }
  256. /*****************************************/
  257. /* Debug logging and watchdog */
  258. /*****************************************/
  259. // Send log data to USB UART if USB is connected.
  260. // Data is retrieved from the shared log ring buffer and
  261. // this function sends as much as fits in USB CDC buffer.
  262. // \todo add serial logging for the F4
  263. static void usb_log_poll()
  264. {
  265. static uint32_t logpos = 0;
  266. if (usb_serial_ready())
  267. {
  268. // Retrieve pointer to log start and determine number of bytes available.
  269. uint32_t available = 0;
  270. const char *data = log_get_buffer(&logpos, &available);
  271. // Limit to CDC packet size
  272. uint32_t len = available;
  273. if (len == 0) return;
  274. if (len > USB_CDC_DATA_PACKET_SIZE) len = USB_CDC_DATA_PACKET_SIZE;
  275. // Update log position by the actual number of bytes sent
  276. // If USB CDC buffer is full, this may be 0
  277. usb_serial_send((uint8_t*)data, len);
  278. logpos -= available - len;
  279. }
  280. }
  281. /*****************************************/
  282. /* Crash handlers */
  283. /*****************************************/
  284. extern SdFs SD;
  285. // Writes log data to the PB3 SWO pin
  286. void platform_log(const char *s)
  287. {
  288. while (*s)
  289. {
  290. // Write to SWO pin
  291. while (ITM->PORT[0].u32 == 0);
  292. ITM->PORT[0].u8 = *s++;
  293. }
  294. }
  295. void platform_emergency_log_save()
  296. {
  297. if (g_rawdrive_active)
  298. return;
  299. platform_set_sd_callback(NULL, NULL);
  300. SD.begin(SD_CONFIG_CRASH);
  301. FsFile crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  302. if (!crashfile.isOpen())
  303. {
  304. // Try to reinitialize
  305. int max_retry = 10;
  306. while (max_retry-- > 0 && !SD.begin(SD_CONFIG_CRASH));
  307. crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  308. }
  309. uint32_t startpos = 0;
  310. crashfile.write(log_get_buffer(&startpos));
  311. crashfile.write(log_get_buffer(&startpos));
  312. crashfile.flush();
  313. crashfile.close();
  314. }
  315. extern uint32_t _estack;
  316. __attribute__((noinline))
  317. void show_hardfault(uint32_t *sp)
  318. {
  319. uint32_t pc = sp[6];
  320. uint32_t lr = sp[5];
  321. uint32_t cfsr = SCB->CFSR;
  322. logmsg("--------------");
  323. logmsg("CRASH!");
  324. logmsg("Platform: ", g_platform_name);
  325. logmsg("FW Version: ", g_log_firmwareversion);
  326. logmsg("scsiDev.cdb: ", bytearray(scsiDev.cdb, 12));
  327. logmsg("scsiDev.phase: ", (int)scsiDev.phase);
  328. logmsg("CFSR: ", cfsr);
  329. logmsg("SP: ", (uint32_t)sp);
  330. logmsg("PC: ", pc);
  331. logmsg("LR: ", lr);
  332. logmsg("R0: ", sp[0]);
  333. logmsg("R1: ", sp[1]);
  334. logmsg("R2: ", sp[2]);
  335. logmsg("R3: ", sp[3]);
  336. uint32_t *p = (uint32_t*)((uint32_t)sp & ~3);
  337. for (int i = 0; i < 8; i++)
  338. {
  339. if (p == &_estack) break; // End of stack
  340. logmsg("STACK ", (uint32_t)p, ": ", p[0], " ", p[1], " ", p[2], " ", p[3]);
  341. p += 4;
  342. }
  343. platform_emergency_log_save();
  344. while (1)
  345. {
  346. // Flash the crash address on the LED
  347. // Short pulse means 0, long pulse means 1
  348. int base_delay = 1000;
  349. for (int i = 31; i >= 0; i--)
  350. {
  351. LED_OFF();
  352. for (int j = 0; j < base_delay; j++) delay_ns(100000);
  353. int delay = (pc & (1 << i)) ? (3 * base_delay) : base_delay;
  354. LED_ON();
  355. for (int j = 0; j < delay; j++) delay_ns(100000);
  356. LED_OFF();
  357. }
  358. for (int j = 0; j < base_delay * 10; j++) delay_ns(100000);
  359. }
  360. }
  361. __attribute__((naked, interrupt))
  362. void HardFault_Handler(void)
  363. {
  364. // Copies stack pointer into first argument
  365. asm("mrs r0, msp\n"
  366. "b show_hardfault": : : "r0");
  367. }
  368. __attribute__((naked, interrupt))
  369. void MemManage_Handler(void)
  370. {
  371. asm("mrs r0, msp\n"
  372. "b show_hardfault": : : "r0");
  373. }
  374. __attribute__((naked, interrupt))
  375. void BusFault_Handler(void)
  376. {
  377. asm("mrs r0, msp\n"
  378. "b show_hardfault": : : "r0");
  379. }
  380. __attribute__((naked, interrupt))
  381. void UsageFault_Handler(void)
  382. {
  383. asm("mrs r0, msp\n"
  384. "b show_hardfault": : : "r0");
  385. }
  386. void __assert_func(const char *file, int line, const char *func, const char *expr)
  387. {
  388. uint32_t dummy = 0;
  389. logmsg("--------------");
  390. logmsg("ASSERT FAILED!");
  391. logmsg("Platform: ", g_platform_name);
  392. logmsg("FW Version: ", g_log_firmwareversion);
  393. logmsg("scsiDev.cdb: ", bytearray(scsiDev.cdb, 12));
  394. logmsg("scsiDev.phase: ", (int)scsiDev.phase);
  395. logmsg("Assert failed: ", file , ":", line, " in ", func, ":", expr);
  396. uint32_t *p = (uint32_t*)((uint32_t)&dummy & ~3);
  397. for (int i = 0; i < 8; i++)
  398. {
  399. if (p == &_estack) break; // End of stack
  400. logmsg("STACK ", (uint32_t)p, ": ", p[0], " ", p[1], " ", p[2], " ", p[3]);
  401. p += 4;
  402. }
  403. platform_emergency_log_save();
  404. while(1)
  405. {
  406. LED_OFF();
  407. for (int j = 0; j < 1000; j++) delay_ns(100000);
  408. LED_ON();
  409. for (int j = 0; j < 1000; j++) delay_ns(100000);
  410. }
  411. }
  412. } /* extern "C" */
  413. static void watchdog_handler(uint32_t *sp)
  414. {
  415. logmsg("-------------- WATCHDOG TIMEOUT");
  416. show_hardfault(sp);
  417. }
  418. void platform_reset_watchdog()
  419. {
  420. // This uses a software watchdog based on systick timer interrupt.
  421. // It gives us opportunity to collect better debug info than the
  422. // full hardware reset that would be caused by hardware watchdog.
  423. g_watchdog_timeout = WATCHDOG_CRASH_TIMEOUT;
  424. }
  425. // Poll function that is called every few milliseconds.
  426. // Can be left empty or used for platform-specific processing.
  427. void platform_poll()
  428. {
  429. // adc_poll();
  430. usb_log_poll();
  431. }
  432. uint8_t platform_get_buttons()
  433. {
  434. return 0;
  435. }
  436. /***********************/
  437. /* Flash reprogramming */
  438. /***********************/
  439. #define SECTOR_NUMBER_TO_ID_ERROR 0xFFFFFFFF
  440. static uint32_t sector_number_to_id(uint32_t sector_number)
  441. {
  442. if(11 >= sector_number){
  443. return CTL_SN(sector_number);
  444. }else if(23 >= sector_number){
  445. return CTL_SN(sector_number + 4);
  446. }else if(27 >= sector_number){
  447. return CTL_SN(sector_number - 12);
  448. }
  449. return SECTOR_NUMBER_TO_ID_ERROR;
  450. }
  451. static bool erase_flash_sector(uint32_t sector)
  452. {
  453. fmc_unlock();
  454. fmc_flag_clear(FMC_FLAG_END | FMC_FLAG_OPERR | FMC_FLAG_WPERR | FMC_FLAG_PGMERR | FMC_FLAG_PGSERR);
  455. uint32_t sector_id = sector_number_to_id(sector);
  456. if (sector_id == SECTOR_NUMBER_TO_ID_ERROR)
  457. {
  458. logmsg("Sector ", (int) sector, " does not exist");
  459. return false;
  460. }
  461. if (FMC_READY != fmc_sector_erase(sector_id))
  462. {
  463. logmsg("Failed flash failed to erase sector, ", (int) sector);
  464. LED_OFF();
  465. return false;
  466. }
  467. fmc_lock();
  468. return true;
  469. }
  470. static bool write_flash(uint32_t offset, uint32_t length, uint8_t buffer[PLATFORM_FLASH_WRITE_BUFFER_SIZE])
  471. {
  472. fmc_unlock();
  473. fmc_flag_clear(FMC_FLAG_END | FMC_FLAG_OPERR | FMC_FLAG_WPERR | FMC_FLAG_PGMERR | FMC_FLAG_PGSERR);
  474. fmc_state_enum status;
  475. uint32_t *buf32 = (uint32_t*)buffer;
  476. uint32_t memory_address = FLASH_BASE + offset;
  477. uint32_t num_words = length / 4;
  478. if (length % 4 == 0)
  479. {
  480. for (int i = 0; i < num_words; i++)
  481. {
  482. status = fmc_word_program(memory_address, buf32[i]);
  483. if (status != FMC_READY)
  484. {
  485. logmsg("Flash write failed at address: ", memory_address, " with code ", (int)status);
  486. return false;
  487. }
  488. memory_address += 4;
  489. }
  490. }
  491. else
  492. {
  493. logmsg("Firmware size expected to be word (4byte) aligned");
  494. }
  495. fmc_lock();
  496. memory_address = FLASH_BASE + offset;
  497. for (int i = 0; i < num_words; i++)
  498. {
  499. uint32_t expected = buf32[i];
  500. uint32_t actual = *(volatile uint32_t*)(memory_address);
  501. if (actual != expected)
  502. {
  503. logmsg("Flash word verify failed memory address ", memory_address, " got ", actual, " expected ", expected);
  504. return false;
  505. }
  506. memory_address += 4;
  507. }
  508. return true;
  509. }
  510. // the size of the main code without the bootloader
  511. static uint32_t firmware_size(FsFile &file)
  512. {
  513. uint32_t fwsize = file.size();
  514. if (fwsize <= PLATFORM_BOOTLOADER_SIZE )
  515. {
  516. logmsg("Firmware file size too small: ", fwsize, " bootloader fits in the first : ", PLATFORM_BOOTLOADER_SIZE, " bytes");
  517. return false;
  518. }
  519. return fwsize - PLATFORM_BOOTLOADER_SIZE;
  520. }
  521. bool platform_firmware_erase(FsFile &file)
  522. {
  523. uint32_t bootloader_sector_index = 0;
  524. uint32_t bootloader_sector_byte_count = 0;
  525. const uint32_t map_length = sizeof(platform_flash_sector_map)/sizeof(platform_flash_sector_map[0]);
  526. // Find at which sector the bootloader ends so it isn't overwritten
  527. for(;;)
  528. {
  529. if (bootloader_sector_index < map_length)
  530. {
  531. bootloader_sector_byte_count += platform_flash_sector_map[bootloader_sector_index];
  532. if (bootloader_sector_byte_count < PLATFORM_BOOTLOADER_SIZE)
  533. {
  534. bootloader_sector_index++;
  535. }
  536. else
  537. {
  538. break;
  539. }
  540. }
  541. else
  542. {
  543. logmsg("Bootloader does not fit in flash");
  544. return false;
  545. }
  546. }
  547. // find the last sector the mainline firmware ends
  548. uint32_t fwsize = firmware_size(file);
  549. uint32_t firmware_sector_start = bootloader_sector_index + 1;
  550. uint32_t last_sector_index = firmware_sector_start;
  551. uint32_t last_sector_byte_count = 0;
  552. for(;;)
  553. {
  554. if (last_sector_index < map_length)
  555. {
  556. last_sector_byte_count += platform_flash_sector_map[last_sector_index];
  557. if (fwsize > last_sector_byte_count)
  558. {
  559. last_sector_index++;
  560. }
  561. else
  562. {
  563. break;
  564. }
  565. }
  566. else
  567. {
  568. logmsg("Firmware too large: ", (int) fwsize,
  569. " space left after the bootloader ", last_sector_byte_count,
  570. " total flash size ", (int)PLATFORM_FLASH_TOTAL_SIZE);
  571. return false;
  572. }
  573. }
  574. // Erase the sectors the mainline firmware will be written to
  575. for (int i = firmware_sector_start; i <= last_sector_index; i++)
  576. {
  577. if (i % 2 == 0)
  578. {
  579. LED_ON();
  580. }
  581. else
  582. {
  583. LED_OFF();
  584. }
  585. if (!erase_flash_sector(i))
  586. {
  587. logmsg("Flash failed to erase sector ", i);
  588. return false;
  589. }
  590. }
  591. LED_OFF();
  592. return true;
  593. }
  594. bool platform_firmware_program(FsFile &file)
  595. {
  596. // write the mainline firmware to flash
  597. int32_t bytes_read = 0;
  598. uint32_t address_offset = PLATFORM_BOOTLOADER_SIZE;
  599. // Make sure the buffer is aligned to word boundary
  600. static uint32_t buffer32[PLATFORM_FLASH_WRITE_BUFFER_SIZE / 4];
  601. uint8_t *buffer = (uint8_t*)buffer32;
  602. if (!file.seek(PLATFORM_BOOTLOADER_SIZE))
  603. {
  604. logmsg("Seek failed");
  605. return false;
  606. }
  607. dbgmsg("Writing flash at firmware offset ", address_offset, " data ", bytearray(buffer, 4));
  608. for(;;)
  609. {
  610. if ((address_offset - PLATFORM_BOOTLOADER_SIZE) / PLATFORM_FLASH_WRITE_BUFFER_SIZE % 2)
  611. {
  612. LED_ON();
  613. }
  614. else
  615. {
  616. LED_OFF();
  617. }
  618. bytes_read = file.read(buffer, PLATFORM_FLASH_WRITE_BUFFER_SIZE);
  619. if ( bytes_read < 0)
  620. {
  621. logmsg("Firmware file read failed, error code ", (int) bytes_read);
  622. return false;
  623. }
  624. if (!write_flash(address_offset, bytes_read, buffer))
  625. {
  626. logmsg("Failed to write flash at offset: ", address_offset, " bytes read: ",(int) bytes_read);
  627. return false;
  628. }
  629. // check the mainline firmware is valid
  630. if (address_offset == PLATFORM_BOOTLOADER_SIZE)
  631. {
  632. if (buffer[3] != 0x20 || buffer[7] != 0x08)
  633. {
  634. logmsg("Invalid firmware file, starts with: ", bytearray(buffer, 16));
  635. return false;
  636. }
  637. }
  638. if (bytes_read < PLATFORM_FLASH_WRITE_BUFFER_SIZE)
  639. {
  640. break;
  641. }
  642. address_offset += bytes_read;
  643. }
  644. LED_OFF();
  645. return true;
  646. }
  647. void platform_boot_to_main_firmware()
  648. {
  649. uint32_t *mainprogram_start = (uint32_t*)(0x08000000 + PLATFORM_BOOTLOADER_SIZE);
  650. SCB->VTOR = (uint32_t)mainprogram_start;
  651. __asm__(
  652. "msr msp, %0\n\t"
  653. "bx %1" : : "r" (mainprogram_start[0]),
  654. "r" (mainprogram_start[1]) : "memory");
  655. }
  656. /**************************************/
  657. /* SCSI configuration based on DIPSW1 */
  658. /**************************************/
  659. void platform_config_hook(S2S_TargetCfg *config)
  660. {
  661. // Enable Apple quirks by dip switch
  662. if (g_enable_apple_quirks)
  663. {
  664. if (config->quirks == S2S_CFG_QUIRKS_NONE)
  665. {
  666. config->quirks = S2S_CFG_QUIRKS_APPLE;
  667. }
  668. }
  669. }
  670. /**********************************************/
  671. /* Mapping from data bytes to GPIO BOP values */
  672. /**********************************************/
  673. #define PARITY(n) ((1 ^ (n) ^ ((n)>>1) ^ ((n)>>2) ^ ((n)>>3) ^ ((n)>>4) ^ ((n)>>5) ^ ((n)>>6) ^ ((n)>>7)) & 1)
  674. #define X(n) (\
  675. ((n & 0x01) ? (SCSI_OUT_DB0 << 16) : SCSI_OUT_DB0) | \
  676. ((n & 0x02) ? (SCSI_OUT_DB1 << 16) : SCSI_OUT_DB1) | \
  677. ((n & 0x04) ? (SCSI_OUT_DB2 << 16) : SCSI_OUT_DB2) | \
  678. ((n & 0x08) ? (SCSI_OUT_DB3 << 16) : SCSI_OUT_DB3) | \
  679. ((n & 0x10) ? (SCSI_OUT_DB4 << 16) : SCSI_OUT_DB4) | \
  680. ((n & 0x20) ? (SCSI_OUT_DB5 << 16) : SCSI_OUT_DB5) | \
  681. ((n & 0x40) ? (SCSI_OUT_DB6 << 16) : SCSI_OUT_DB6) | \
  682. ((n & 0x80) ? (SCSI_OUT_DB7 << 16) : SCSI_OUT_DB7) | \
  683. (PARITY(n) ? (SCSI_OUT_DBP << 16) : SCSI_OUT_DBP) | \
  684. (SCSI_OUT_REQ) \
  685. )
  686. const uint32_t g_scsi_out_byte_to_bop[256] =
  687. {
  688. X(0x00), X(0x01), X(0x02), X(0x03), X(0x04), X(0x05), X(0x06), X(0x07), X(0x08), X(0x09), X(0x0a), X(0x0b), X(0x0c), X(0x0d), X(0x0e), X(0x0f),
  689. X(0x10), X(0x11), X(0x12), X(0x13), X(0x14), X(0x15), X(0x16), X(0x17), X(0x18), X(0x19), X(0x1a), X(0x1b), X(0x1c), X(0x1d), X(0x1e), X(0x1f),
  690. X(0x20), X(0x21), X(0x22), X(0x23), X(0x24), X(0x25), X(0x26), X(0x27), X(0x28), X(0x29), X(0x2a), X(0x2b), X(0x2c), X(0x2d), X(0x2e), X(0x2f),
  691. X(0x30), X(0x31), X(0x32), X(0x33), X(0x34), X(0x35), X(0x36), X(0x37), X(0x38), X(0x39), X(0x3a), X(0x3b), X(0x3c), X(0x3d), X(0x3e), X(0x3f),
  692. X(0x40), X(0x41), X(0x42), X(0x43), X(0x44), X(0x45), X(0x46), X(0x47), X(0x48), X(0x49), X(0x4a), X(0x4b), X(0x4c), X(0x4d), X(0x4e), X(0x4f),
  693. X(0x50), X(0x51), X(0x52), X(0x53), X(0x54), X(0x55), X(0x56), X(0x57), X(0x58), X(0x59), X(0x5a), X(0x5b), X(0x5c), X(0x5d), X(0x5e), X(0x5f),
  694. X(0x60), X(0x61), X(0x62), X(0x63), X(0x64), X(0x65), X(0x66), X(0x67), X(0x68), X(0x69), X(0x6a), X(0x6b), X(0x6c), X(0x6d), X(0x6e), X(0x6f),
  695. X(0x70), X(0x71), X(0x72), X(0x73), X(0x74), X(0x75), X(0x76), X(0x77), X(0x78), X(0x79), X(0x7a), X(0x7b), X(0x7c), X(0x7d), X(0x7e), X(0x7f),
  696. X(0x80), X(0x81), X(0x82), X(0x83), X(0x84), X(0x85), X(0x86), X(0x87), X(0x88), X(0x89), X(0x8a), X(0x8b), X(0x8c), X(0x8d), X(0x8e), X(0x8f),
  697. X(0x90), X(0x91), X(0x92), X(0x93), X(0x94), X(0x95), X(0x96), X(0x97), X(0x98), X(0x99), X(0x9a), X(0x9b), X(0x9c), X(0x9d), X(0x9e), X(0x9f),
  698. X(0xa0), X(0xa1), X(0xa2), X(0xa3), X(0xa4), X(0xa5), X(0xa6), X(0xa7), X(0xa8), X(0xa9), X(0xaa), X(0xab), X(0xac), X(0xad), X(0xae), X(0xaf),
  699. X(0xb0), X(0xb1), X(0xb2), X(0xb3), X(0xb4), X(0xb5), X(0xb6), X(0xb7), X(0xb8), X(0xb9), X(0xba), X(0xbb), X(0xbc), X(0xbd), X(0xbe), X(0xbf),
  700. X(0xc0), X(0xc1), X(0xc2), X(0xc3), X(0xc4), X(0xc5), X(0xc6), X(0xc7), X(0xc8), X(0xc9), X(0xca), X(0xcb), X(0xcc), X(0xcd), X(0xce), X(0xcf),
  701. X(0xd0), X(0xd1), X(0xd2), X(0xd3), X(0xd4), X(0xd5), X(0xd6), X(0xd7), X(0xd8), X(0xd9), X(0xda), X(0xdb), X(0xdc), X(0xdd), X(0xde), X(0xdf),
  702. X(0xe0), X(0xe1), X(0xe2), X(0xe3), X(0xe4), X(0xe5), X(0xe6), X(0xe7), X(0xe8), X(0xe9), X(0xea), X(0xeb), X(0xec), X(0xed), X(0xee), X(0xef),
  703. X(0xf0), X(0xf1), X(0xf2), X(0xf3), X(0xf4), X(0xf5), X(0xf6), X(0xf7), X(0xf8), X(0xf9), X(0xfa), X(0xfb), X(0xfc), X(0xfd), X(0xfe), X(0xff)
  704. };
  705. #undef X