2021.diff 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. diff --git a/STM32CubeMX/2021/Src/fmc.c b/STM32CubeMX/2021/Src/fmc.c
  2. index dae179a..995fd15 100644
  3. --- a/STM32CubeMX/2021/Src/fmc.c
  4. +++ b/STM32CubeMX/2021/Src/fmc.c
  5. @@ -52,12 +52,28 @@ void MX_FMC_Init(void)
  6. hsram1.Init.WriteFifo = FMC_WRITE_FIFO_ENABLE;
  7. hsram1.Init.PageSize = FMC_PAGE_SIZE_NONE;
  8. /* Timing */
  9. +
  10. + // 1 clock to read the address, + 1 for synchroniser skew
  11. Timing.AddressSetupTime = 2;
  12. Timing.AddressHoldTime = 1;
  13. +
  14. + // Writes to device:
  15. + // 1 for synchroniser skew (dbx also delayed)
  16. + // 1 to skip hold time
  17. + // 1 to write data.
  18. +
  19. + // Reads from device:
  20. + // 3 for syncroniser
  21. + // 1 to write back to fsmc bus.
  22. Timing.DataSetupTime = 4;
  23. +
  24. + // Allow a clock for us to release signals
  25. + // Need to avoid both devices acting as outputs
  26. + // on the multiplexed lines at the same time.
  27. Timing.BusTurnAroundDuration = 1;
  28. - Timing.CLKDivision = 16;
  29. - Timing.DataLatency = 17;
  30. +
  31. + Timing.CLKDivision = 16; // Ignored for async
  32. + Timing.DataLatency = 17; // Ignored for async
  33. Timing.AccessMode = FMC_ACCESS_MODE_A;
  34. /* ExtTiming */
  35. @@ -107,6 +123,10 @@ static void HAL_FMC_MspInit(void){
  36. PE0 ------> FMC_NBL0
  37. PE1 ------> FMC_NBL1
  38. */
  39. +
  40. + // MM: GPIO_SPEED_FREQ_MEDIUM is rated up to 50MHz, which is fine as all the
  41. + // fsmc timings are > 1 (ie. so clock speed / 2 is around 50MHz).
  42. +
  43. /* GPIO_InitStruct */
  44. GPIO_InitStruct.Pin = GPIO_PIN_7|GPIO_PIN_8|GPIO_PIN_9|GPIO_PIN_10
  45. |GPIO_PIN_11|GPIO_PIN_12|GPIO_PIN_13|GPIO_PIN_14
  46. diff --git a/STM32CubeMX/2021/Src/sdio.c b/STM32CubeMX/2021/Src/sdio.c
  47. index 01e3895..33fbae1 100644
  48. --- a/STM32CubeMX/2021/Src/sdio.c
  49. +++ b/STM32CubeMX/2021/Src/sdio.c
  50. @@ -40,6 +40,8 @@ void MX_SDIO_SD_Init(void)
  51. hsd.Init.BusWide = SDIO_BUS_WIDE_1B;
  52. hsd.Init.HardwareFlowControl = SDIO_HARDWARE_FLOW_CONTROL_ENABLE;
  53. hsd.Init.ClockDiv = 0;
  54. +
  55. + /*
  56. if (HAL_SD_Init(&hsd) != HAL_OK)
  57. {
  58. Error_Handler();
  59. @@ -47,8 +49,7 @@ void MX_SDIO_SD_Init(void)
  60. if (HAL_SD_ConfigWideBusOperation(&hsd, SDIO_BUS_WIDE_4B) != HAL_OK)
  61. {
  62. Error_Handler();
  63. - }
  64. -
  65. + }*/
  66. }
  67. void HAL_SD_MspInit(SD_HandleTypeDef* sdHandle)
  68. diff --git a/STM32CubeMX/2021/Src/spi.c b/STM32CubeMX/2021/Src/spi.c
  69. index 2f9fbfb..aa786dd 100644
  70. --- a/STM32CubeMX/2021/Src/spi.c
  71. +++ b/STM32CubeMX/2021/Src/spi.c
  72. @@ -37,6 +37,8 @@ void MX_SPI1_Init(void)
  73. hspi1.Init.CLKPolarity = SPI_POLARITY_HIGH;
  74. hspi1.Init.CLKPhase = SPI_PHASE_2EDGE;
  75. hspi1.Init.NSS = SPI_NSS_SOFT;
  76. +
  77. + // 22.5Mbaud. FPGA device allows up to 25MHz write
  78. hspi1.Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_4;
  79. hspi1.Init.FirstBit = SPI_FIRSTBIT_MSB;
  80. hspi1.Init.TIMode = SPI_TIMODE_DISABLE;
  81. diff --git a/STM32CubeMX/2021/Src/usbd_conf.c b/STM32CubeMX/2021/Src/usbd_conf.c
  82. index 5b10126..a2c4047 100644
  83. --- a/STM32CubeMX/2021/Src/usbd_conf.c
  84. +++ b/STM32CubeMX/2021/Src/usbd_conf.c
  85. @@ -466,9 +466,11 @@ USBD_StatusTypeDef USBD_LL_Init(USBD_HandleTypeDef *pdev)
  86. HAL_PCD_RegisterIsoOutIncpltCallback(&hpcd_USB_OTG_FS, PCD_ISOOUTIncompleteCallback);
  87. HAL_PCD_RegisterIsoInIncpltCallback(&hpcd_USB_OTG_FS, PCD_ISOINIncompleteCallback);
  88. #endif /* USE_HAL_PCD_REGISTER_CALLBACKS */
  89. + // Combined RX + TX fifo of 0x140 4-byte words (1280 bytes)
  90. HAL_PCDEx_SetRxFiFo(&hpcd_USB_OTG_FS, 0x80);
  91. HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_FS, 0, 0x40);
  92. - HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_FS, 1, 0x80);
  93. + HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_FS, 1, 0x40);
  94. + HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_FS, 2, 0x40);
  95. }
  96. if (pdev->id == DEVICE_HS) {
  97. /* Link the driver to the stack. */
  98. @@ -506,9 +508,15 @@ USBD_StatusTypeDef USBD_LL_Init(USBD_HandleTypeDef *pdev)
  99. HAL_PCD_RegisterIsoOutIncpltCallback(&hpcd_USB_OTG_HS, PCD_ISOOUTIncompleteCallback);
  100. HAL_PCD_RegisterIsoInIncpltCallback(&hpcd_USB_OTG_HS, PCD_ISOINIncompleteCallback);
  101. #endif /* USE_HAL_PCD_REGISTER_CALLBACKS */
  102. + // Combined RX + TX fifo of 0x400 4-byte words (4096 bytes)
  103. HAL_PCDEx_SetRxFiFo(&hpcd_USB_OTG_HS, 0x200);
  104. - HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_HS, 0, 0x80);
  105. - HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_HS, 1, 0x174);
  106. + HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_HS, 0, 0x40);
  107. +
  108. +// HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_HS, 1, 0x100);
  109. +// HOst requests 7 sectors, which is an odd number and doesn't fill the
  110. +// fifo, looks like it doesn't complete in this case !!!!
  111. + HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_HS, 1, 0x80); // 512 bytes
  112. + HAL_PCDEx_SetTxFiFo(&hpcd_USB_OTG_HS, 2, 0x40);
  113. }
  114. return USBD_OK;
  115. }
  116. diff --git a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_hal_sd.h b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_hal_sd.h
  117. index 2e254f1..fe133b0 100644
  118. --- a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_hal_sd.h
  119. +++ b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_hal_sd.h
  120. @@ -614,7 +614,8 @@ HAL_StatusTypeDef HAL_SD_ReadBlocks_IT(SD_HandleTypeDef *hsd, uint8_t *pData, ui
  121. HAL_StatusTypeDef HAL_SD_WriteBlocks_IT(SD_HandleTypeDef *hsd, uint8_t *pData, uint32_t BlockAdd, uint32_t NumberOfBlocks);
  122. /* Non-Blocking mode: DMA */
  123. HAL_StatusTypeDef HAL_SD_ReadBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData, uint32_t BlockAdd, uint32_t NumberOfBlocks);
  124. -HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData, uint32_t BlockAdd, uint32_t NumberOfBlocks);
  125. +HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint32_t BlockAdd, uint32_t NumberOfBlocks);
  126. +HAL_StatusTypeDef HAL_SD_WriteBlocks_Data(SD_HandleTypeDef *hsd, uint8_t *pData);
  127. void HAL_SD_IRQHandler(SD_HandleTypeDef *hsd);
  128. diff --git a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_ll_sdmmc.h b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_ll_sdmmc.h
  129. index c966c90..9d70910 100644
  130. --- a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_ll_sdmmc.h
  131. +++ b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Inc/stm32f4xx_ll_sdmmc.h
  132. @@ -1074,6 +1074,7 @@ uint32_t SDMMC_CmdReadSingleBlock(SDIO_TypeDef *SDIOx, uint32_t ReadAdd);
  133. uint32_t SDMMC_CmdReadMultiBlock(SDIO_TypeDef *SDIOx, uint32_t ReadAdd);
  134. uint32_t SDMMC_CmdWriteSingleBlock(SDIO_TypeDef *SDIOx, uint32_t WriteAdd);
  135. uint32_t SDMMC_CmdWriteMultiBlock(SDIO_TypeDef *SDIOx, uint32_t WriteAdd);
  136. +uint32_t SDMMC_CmdSetBlockCount(SDIO_TypeDef *SDIOx, uint32_t appCmdArg, uint32_t blockCount);
  137. uint32_t SDMMC_CmdEraseStartAdd(SDIO_TypeDef *SDIOx, uint32_t StartAdd);
  138. uint32_t SDMMC_CmdSDEraseStartAdd(SDIO_TypeDef *SDIOx, uint32_t StartAdd);
  139. uint32_t SDMMC_CmdEraseEndAdd(SDIO_TypeDef *SDIOx, uint32_t EndAdd);
  140. diff --git a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_hal_sd.c b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_hal_sd.c
  141. index d2a88d7..d039e87 100644
  142. --- a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_hal_sd.c
  143. +++ b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_hal_sd.c
  144. @@ -430,6 +430,10 @@ HAL_StatusTypeDef HAL_SD_InitCard(SD_HandleTypeDef *hsd)
  145. /* Enable SDIO Clock */
  146. __HAL_SD_ENABLE(hsd);
  147. + /* 1ms: required power up waiting time before starting the SD initialization
  148. + sequence */
  149. + HAL_Delay(1);
  150. +
  151. /* Identify card operating voltage */
  152. errorstate = SD_PowerON(hsd);
  153. if(errorstate != HAL_SD_ERROR_NONE)
  154. @@ -1247,22 +1251,22 @@ HAL_StatusTypeDef HAL_SD_ReadBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData, u
  155. else
  156. {
  157. /* Enable SD DMA transfer */
  158. - __HAL_SD_DMA_ENABLE(hsd);
  159. + // MM disabled, as this fails on fast cards. __HAL_SD_DMA_ENABLE(hsd);
  160. if(hsd->SdCard.CardType != CARD_SDHC_SDXC)
  161. {
  162. add *= 512U;
  163. - }
  164. - /* Set Block Size for Card */
  165. - errorstate = SDMMC_CmdBlockLength(hsd->Instance, BLOCKSIZE);
  166. - if(errorstate != HAL_SD_ERROR_NONE)
  167. - {
  168. - /* Clear all the static flags */
  169. - __HAL_SD_CLEAR_FLAG(hsd, SDIO_STATIC_FLAGS);
  170. - hsd->ErrorCode |= errorstate;
  171. - hsd->State = HAL_SD_STATE_READY;
  172. - return HAL_ERROR;
  173. + /* Set Block Size for Card */
  174. + errorstate = SDMMC_CmdBlockLength(hsd->Instance, BLOCKSIZE);
  175. + if(errorstate != HAL_SD_ERROR_NONE)
  176. + {
  177. + /* Clear all the static flags */
  178. + __HAL_SD_CLEAR_FLAG(hsd, SDIO_STATIC_FLAGS);
  179. + hsd->ErrorCode |= errorstate;
  180. + hsd->State = HAL_SD_STATE_READY;
  181. + return HAL_ERROR;
  182. + }
  183. }
  184. /* Configure the SD DPSM (Data Path State Machine) */
  185. @@ -1272,6 +1276,11 @@ HAL_StatusTypeDef HAL_SD_ReadBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData, u
  186. config.TransferDir = SDIO_TRANSFER_DIR_TO_SDIO;
  187. config.TransferMode = SDIO_TRANSFER_MODE_BLOCK;
  188. config.DPSM = SDIO_DPSM_ENABLE;
  189. +
  190. + // We cannot enable DMA too early on UHS-I class 3 SD cards, or else the
  191. + // data is just discarded before the dpsm is started.
  192. + __HAL_SD_DMA_ENABLE();
  193. +
  194. (void)SDIO_ConfigData(hsd->Instance, &config);
  195. /* Read Blocks in DMA mode */
  196. @@ -1321,18 +1330,11 @@ HAL_StatusTypeDef HAL_SD_ReadBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData, u
  197. * @param NumberOfBlocks: Number of blocks to write
  198. * @retval HAL status
  199. */
  200. -HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData, uint32_t BlockAdd, uint32_t NumberOfBlocks)
  201. +HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint32_t BlockAdd, uint32_t NumberOfBlocks)
  202. {
  203. - SDIO_DataInitTypeDef config;
  204. uint32_t errorstate;
  205. uint32_t add = BlockAdd;
  206. - if(NULL == pData)
  207. - {
  208. - hsd->ErrorCode |= HAL_SD_ERROR_PARAM;
  209. - return HAL_ERROR;
  210. - }
  211. -
  212. if(hsd->State == HAL_SD_STATE_READY)
  213. {
  214. hsd->ErrorCode = HAL_SD_ERROR_NONE;
  215. @@ -1343,19 +1345,33 @@ HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData,
  216. return HAL_ERROR;
  217. }
  218. - hsd->State = HAL_SD_STATE_BUSY;
  219. + if(NumberOfBlocks > 1U && hsd->SdCard.CardType == CARD_SDHC_SDXC)
  220. + {
  221. + /* MM: Prepare for write */
  222. + errorstate = SDMMC_CmdSetBlockCount(hsd->Instance, (uint32_t)(hsd->SdCard.RelCardAdd) << 16, NumberOfBlocks);
  223. + if(errorstate != HAL_SD_ERROR_NONE)
  224. + {
  225. + __HAL_SD_CLEAR_FLAG(hsd, SDIO_STATIC_FLAGS);
  226. + hsd->ErrorCode |= errorstate;
  227. + hsd->State = HAL_SD_STATE_READY;
  228. + return HAL_ERROR;
  229. + }
  230. + }
  231. +
  232. + // hsd->State = HAL_SD_STATE_BUSY;
  233. /* Initialize data control register */
  234. hsd->Instance->DCTRL = 0U;
  235. /* Enable SD Error interrupts */
  236. #if defined(SDIO_STA_STBITERR)
  237. - __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR | SDIO_IT_STBITERR));
  238. + __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR | SDIO_IT_DATAEND | SDIO_IT_STBITERR));
  239. #else /* SDIO_STA_STBITERR not defined */
  240. - __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR));
  241. + __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR | SDIO_IT_DATAEND));
  242. #endif /* SDIO_STA_STBITERR */
  243. /* Set the DMA transfer complete callback */
  244. + // This callback now doesn't do anything - enabling DATAEND interrupt is set above to avoid race conditions
  245. hsd->hdmatx->XferCpltCallback = SD_DMATransmitCplt;
  246. /* Set the DMA error callback */
  247. @@ -1367,17 +1383,17 @@ HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData,
  248. if(hsd->SdCard.CardType != CARD_SDHC_SDXC)
  249. {
  250. add *= 512U;
  251. - }
  252. - /* Set Block Size for Card */
  253. - errorstate = SDMMC_CmdBlockLength(hsd->Instance, BLOCKSIZE);
  254. - if(errorstate != HAL_SD_ERROR_NONE)
  255. - {
  256. - /* Clear all the static flags */
  257. - __HAL_SD_CLEAR_FLAG(hsd, SDIO_STATIC_FLAGS);
  258. - hsd->ErrorCode |= errorstate;
  259. - hsd->State = HAL_SD_STATE_READY;
  260. - return HAL_ERROR;
  261. + /* Set Block Size for Card */
  262. + errorstate = SDMMC_CmdBlockLength(hsd->Instance, BLOCKSIZE);
  263. + if(errorstate != HAL_SD_ERROR_NONE)
  264. + {
  265. + /* Clear all the static flags */
  266. + __HAL_SD_CLEAR_FLAG(hsd, SDIO_STATIC_FLAGS);
  267. + hsd->ErrorCode |= errorstate;
  268. + hsd->State = HAL_SD_STATE_READY;
  269. + return HAL_ERROR;
  270. + }
  271. }
  272. /* Write Blocks in Polling mode */
  273. @@ -1405,11 +1421,59 @@ HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData,
  274. return HAL_ERROR;
  275. }
  276. - /* Enable SDIO DMA transfer */
  277. - __HAL_SD_DMA_ENABLE(hsd);
  278. + return HAL_OK;
  279. + }
  280. + else
  281. + {
  282. + return HAL_BUSY;
  283. + }
  284. +}
  285. +
  286. +/**
  287. + * @brief Writes block(s) to a specified address in a card. The Data transfer
  288. + * is managed by DMA mode.
  289. + * @note This API should be followed by a check on the card state through
  290. + * HAL_SD_GetCardState().
  291. + * @note You could also check the DMA transfer process through the SD Tx
  292. + * interrupt event.
  293. + * @param hsd: Pointer to SD handle
  294. + * @param pData: Pointer to the buffer that will contain the data to transmit
  295. + * @param BlockAdd: Block Address where data will be written
  296. + * @param NumberOfBlocks: Number of blocks to write
  297. + * @retval HAL status
  298. + */
  299. +HAL_StatusTypeDef HAL_SD_WriteBlocks_Data(SD_HandleTypeDef *hsd, uint8_t *pData)
  300. +{
  301. + SDIO_DataInitTypeDef config;
  302. +
  303. + if(hsd->State == HAL_SD_STATE_READY)
  304. + {
  305. + hsd->ErrorCode = HAL_SD_ERROR_NONE;
  306. +
  307. + hsd->State = HAL_SD_STATE_BUSY;
  308. +
  309. + /* Initialize data control register */
  310. + hsd->Instance->DCTRL = 0U;
  311. +
  312. + /* Enable SD Error interrupts */
  313. +#if defined(SDIO_STA_STBITERR)
  314. + __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR | SDIO_IT_DATAEND | SDIO_IT_STBITERR));
  315. +#else /* SDIO_STA_STBITERR not defined */
  316. + __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR | SDIO_IT_DATAEND));
  317. +#endif /* SDIO_STA_STBITERR */
  318. +
  319. + /* Set the DMA transfer complete callback */
  320. + // This callback now doesn't do anything - enabling DATAEND interrupt is set above to avoid race conditions
  321. + hsd->hdmatx->XferCpltCallback = SD_DMATransmitCplt;
  322. +
  323. + /* Set the DMA error callback */
  324. + hsd->hdmatx->XferErrorCallback = SD_DMAError;
  325. +
  326. + /* Set the DMA Abort callback */
  327. + hsd->hdmatx->XferAbortCallback = NULL;
  328. /* Enable the DMA Channel */
  329. - if(HAL_DMA_Start_IT(hsd->hdmatx, (uint32_t)pData, (uint32_t)&hsd->Instance->FIFO, (uint32_t)(BLOCKSIZE * NumberOfBlocks)/4U) != HAL_OK)
  330. + if(HAL_DMA_Start_IT(hsd->hdmatx, (uint32_t)pData, (uint32_t)&hsd->Instance->FIFO, (uint32_t)(BLOCKSIZE)/4U) != HAL_OK)
  331. {
  332. #if defined(SDIO_STA_STBITERR)
  333. __HAL_SD_DISABLE_IT(hsd, (SDIO_IT_DCRCFAIL | SDIO_IT_DTIMEOUT | SDIO_IT_TXUNDERR | SDIO_IT_STBITERR));
  334. @@ -1426,11 +1490,16 @@ HAL_StatusTypeDef HAL_SD_WriteBlocks_DMA(SD_HandleTypeDef *hsd, uint8_t *pData,
  335. {
  336. /* Configure the SD DPSM (Data Path State Machine) */
  337. config.DataTimeOut = SDMMC_DATATIMEOUT;
  338. - config.DataLength = BLOCKSIZE * NumberOfBlocks;
  339. + config.DataLength = BLOCKSIZE;
  340. config.DataBlockSize = SDIO_DATABLOCK_SIZE_512B;
  341. config.TransferDir = SDIO_TRANSFER_DIR_TO_CARD;
  342. config.TransferMode = SDIO_TRANSFER_MODE_BLOCK;
  343. config.DPSM = SDIO_DPSM_ENABLE;
  344. +
  345. + // We cannot enable DMA too early on UHS-I class 3 SD cards, or else the
  346. + // data is just discarded before the dpsm is started.
  347. + __HAL_SD_DMA_ENABLE();
  348. +
  349. (void)SDIO_ConfigData(hsd->Instance, &config);
  350. return HAL_OK;
  351. @@ -1622,16 +1691,8 @@ void HAL_SD_IRQHandler(SD_HandleTypeDef *hsd)
  352. {
  353. if((context & SD_CONTEXT_WRITE_MULTIPLE_BLOCK) != 0U)
  354. {
  355. - errorstate = SDMMC_CmdStopTransfer(hsd->Instance);
  356. - if(errorstate != HAL_SD_ERROR_NONE)
  357. - {
  358. - hsd->ErrorCode |= errorstate;
  359. -#if defined (USE_HAL_SD_REGISTER_CALLBACKS) && (USE_HAL_SD_REGISTER_CALLBACKS == 1U)
  360. - hsd->ErrorCallback(hsd);
  361. -#else
  362. - HAL_SD_ErrorCallback(hsd);
  363. -#endif /* USE_HAL_SD_REGISTER_CALLBACKS */
  364. - }
  365. + __HAL_SD_CLEAR_FLAG(hsd, SDIO_STATIC_DATA_FLAGS);
  366. + __HAL_SD_DMA_DISABLE(hsd);
  367. }
  368. if(((context & SD_CONTEXT_READ_SINGLE_BLOCK) == 0U) && ((context & SD_CONTEXT_READ_MULTIPLE_BLOCK) == 0U))
  369. {
  370. @@ -2407,7 +2468,7 @@ HAL_StatusTypeDef HAL_SD_Abort(SD_HandleTypeDef *hsd)
  371. hsd->Context = SD_CONTEXT_NONE;
  372. CardState = HAL_SD_GetCardState(hsd);
  373. - if((CardState == HAL_SD_CARD_RECEIVING) || (CardState == HAL_SD_CARD_SENDING))
  374. + if((CardState == HAL_SD_CARD_RECEIVING) || (CardState == HAL_SD_CARD_SENDING) || (CardState == HAL_SD_CARD_PROGRAMMING))
  375. {
  376. hsd->ErrorCode = SDMMC_CmdStopTransfer(hsd->Instance);
  377. }
  378. @@ -2513,10 +2574,12 @@ HAL_StatusTypeDef HAL_SD_Abort_IT(SD_HandleTypeDef *hsd)
  379. */
  380. static void SD_DMATransmitCplt(DMA_HandleTypeDef *hdma)
  381. {
  382. - SD_HandleTypeDef* hsd = (SD_HandleTypeDef* )(hdma->Parent);
  383. + // SD_HandleTypeDef* hsd = (SD_HandleTypeDef* )(hdma->Parent);
  384. /* Enable DATAEND Interrupt */
  385. - __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DATAEND));
  386. + //WHAT IF IT ALREADY TRIGGERED ? Maybe it can't due to interrupt priorities ?
  387. + // Easier to just ignore it.
  388. + // __HAL_SD_ENABLE_IT(hsd, (SDIO_IT_DATAEND));
  389. }
  390. /**
  391. diff --git a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_ll_sdmmc.c b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_ll_sdmmc.c
  392. index 4f23a45..614b6dc 100644
  393. --- a/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_ll_sdmmc.c
  394. +++ b/STM32CubeMX/2021/Drivers/STM32F4xx_HAL_Driver/Src/stm32f4xx_ll_sdmmc.c
  395. @@ -606,6 +606,31 @@ uint32_t SDMMC_CmdWriteSingleBlock(SDIO_TypeDef *SDIOx, uint32_t WriteAdd)
  396. return errorstate;
  397. }
  398. +/**
  399. + * @brief Set the count of a multi-block write command
  400. + * @param SDIOx: Pointer to SDIO register base
  401. + * @retval HAL status
  402. + */
  403. +uint32_t SDMMC_CmdSetBlockCount(SDIO_TypeDef *SDIOx, uint32_t appCmdArg, uint32_t blockCount)
  404. +{
  405. + SDIO_CmdInitTypeDef sdmmc_cmdinit;
  406. + uint32_t errorstate;
  407. +
  408. + errorstate = SDMMC_CmdAppCommand(SDIOx, appCmdArg);
  409. + if(errorstate == HAL_SD_ERROR_NONE)
  410. + {
  411. + sdmmc_cmdinit.Argument = blockCount;
  412. + sdmmc_cmdinit.CmdIndex = SDMMC_CMD_SET_BLOCK_COUNT;
  413. + sdmmc_cmdinit.Response = SDIO_RESPONSE_SHORT;
  414. + sdmmc_cmdinit.WaitForInterrupt = SDIO_WAIT_NO;
  415. + sdmmc_cmdinit.CPSM = SDIO_CPSM_ENABLE;
  416. + (void)SDIO_SendCommand(SDIOx, &sdmmc_cmdinit);
  417. + errorstate = SDMMC_GetCmdResp1(SDIOx, SDMMC_CMD_SET_BLOCK_COUNT, SDIO_CMDTIMEOUT);
  418. + }
  419. +
  420. + return errorstate;
  421. +}
  422. +
  423. /**
  424. * @brief Send the Write Multi Block command and check the response
  425. * @param SDIOx: Pointer to SDIO register base