scsiPhy.cpp 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /**
  2. * SCSI2SD V6 - Copyright (C) 2013 Michael McMaster <michael@codesrc.com>
  3. * ZuluSCSI™ - Copyright (c) 2022-2025 Rabbit Hole Computing™
  4. *
  5. * This file is licensed under the GPL version 3 or any later version.  
  6. * It is derived from scsiPhy.c in SCSI2SD V6.
  7. *
  8. * https://www.gnu.org/licenses/gpl-3.0.html
  9. * ----
  10. * This program is free software: you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation, either version 3 of the License, or
  13. * (at your option) any later version. 
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  18. * GNU General Public License for more details. 
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program.  If not, see <https://www.gnu.org/licenses/>.
  22. **/
  23. // Implements the low level interface to SCSI bus
  24. // Partially derived from scsiPhy.c from SCSI2SD-V6
  25. #include "scsiPhy.h"
  26. #include "BlueSCSI_platform.h"
  27. #include "BlueSCSI_log.h"
  28. #include "BlueSCSI_log_trace.h"
  29. #include "BlueSCSI_config.h"
  30. #include "scsi_accel_target.h"
  31. #include "hardware/structs/iobank0.h"
  32. #include <scsi2sd.h>
  33. extern "C" {
  34. #include <scsi.h>
  35. #include <scsi2sd_time.h>
  36. }
  37. /***********************/
  38. /* SCSI status signals */
  39. /***********************/
  40. extern "C" bool scsiStatusATN()
  41. {
  42. return SCSI_IN(ATN);
  43. }
  44. extern "C" bool scsiStatusBSY()
  45. {
  46. return SCSI_IN(BSY);
  47. }
  48. /************************/
  49. /* SCSI selection logic */
  50. /************************/
  51. static SCSI_PHASE g_scsi_phase;
  52. volatile uint8_t g_scsi_sts_selection;
  53. volatile uint8_t g_scsi_ctrl_bsy;
  54. void scsi_bsy_deassert_interrupt()
  55. {
  56. if (SCSI_IN(SEL) && !SCSI_IN(BSY))
  57. {
  58. g_scsi_phase = BUS_BUSY;
  59. // Check if any of the targets we simulate is selected
  60. uint8_t sel_bits = SCSI_IN_DATA();
  61. int sel_id = -1;
  62. for (int i = 0; i < S2S_MAX_TARGETS; i++)
  63. {
  64. if (scsiDev.targets[i].targetId <= 7 && scsiDev.targets[i].cfg)
  65. {
  66. if (sel_bits & (1 << scsiDev.targets[i].targetId))
  67. {
  68. sel_id = scsiDev.targets[i].targetId;
  69. break;
  70. }
  71. }
  72. }
  73. if (sel_id >= 0)
  74. {
  75. // Set ATN flag here unconditionally, real value is only known after
  76. // OUT_BSY is enabled in scsiStatusSEL() below.
  77. g_scsi_sts_selection = SCSI_STS_SELECTION_SUCCEEDED | SCSI_STS_SELECTION_ATN | sel_id;
  78. }
  79. // selFlag is required for Philips P2000C which releases it after 600ns
  80. // without waiting for BSY.
  81. // Also required for some early Mac Plus roms
  82. scsiDev.selFlag = *SCSI_STS_SELECTED;
  83. }
  84. }
  85. extern "C" bool scsiStatusSEL()
  86. {
  87. if (g_scsi_ctrl_bsy)
  88. {
  89. // We don't have direct register access to BSY bit like SCSI2SD scsi.c expects.
  90. // Instead update the state here.
  91. // Releasing happens with bus release.
  92. g_scsi_ctrl_bsy = 0;
  93. #ifdef BLUESCSI_BS2
  94. // From BS2 repository commit 8971584485c42, not sure of purpose.
  95. SCSI_OUT(CD, 0);
  96. SCSI_OUT(MSG, 0);
  97. SCSI_ENABLE_CONTROL_OUT();
  98. #endif
  99. SCSI_OUT(BSY, 1);
  100. // On RP2040 hardware the ATN signal is only available after OUT_BSY enables
  101. // the IO buffer U105, so check the signal status here.
  102. delay_100ns();
  103. if (!scsiStatusATN())
  104. {
  105. // This is a SCSI1 host that does send IDENTIFY message
  106. scsiDev.atnFlag = 0;
  107. scsiDev.target->unitAttention = 0;
  108. scsiDev.compatMode = COMPAT_SCSI1;
  109. }
  110. }
  111. return SCSI_IN(SEL);
  112. }
  113. /************************/
  114. /* SCSI bus reset logic */
  115. /************************/
  116. static void scsi_rst_assert_interrupt()
  117. {
  118. // Glitch filtering
  119. bool rst1 = SCSI_IN(RST);
  120. delay_ns(500);
  121. bool rst2 = SCSI_IN(RST);
  122. if (rst1 && rst2)
  123. {
  124. dbgmsg("BUS RESET");
  125. scsiDev.resetFlag = 1;
  126. }
  127. }
  128. static void scsiPhyIRQ(uint gpio, uint32_t events)
  129. {
  130. if (gpio == SCSI_IN_BSY || gpio == SCSI_IN_SEL)
  131. {
  132. // Note BSY / SEL interrupts only when we are not driving OUT_BSY low ourselves.
  133. // The BSY input pin may be shared with other signals.
  134. #if SCSI_OUT_BSY > 31
  135. if (sio_hw->gpio_hi_out & (1 << (SCSI_OUT_BSY - 32)))
  136. #else
  137. if (sio_hw->gpio_out & (1 << SCSI_OUT_BSY))
  138. #endif
  139. {
  140. scsi_bsy_deassert_interrupt();
  141. }
  142. }
  143. else if (gpio == SCSI_IN_RST)
  144. {
  145. scsi_rst_assert_interrupt();
  146. }
  147. }
  148. // This function is called to initialize the phy code.
  149. // It is called after power-on and after SCSI bus reset.
  150. extern "C" void scsiPhyReset(void)
  151. {
  152. SCSI_RELEASE_OUTPUTS();
  153. g_scsi_sts_selection = 0;
  154. g_scsi_ctrl_bsy = 0;
  155. g_scsi_phase = BUS_FREE;
  156. scsi_accel_rp2040_init();
  157. // Enable BSY, RST and SEL interrupts
  158. // Note: RP2040 library currently supports only one callback,
  159. // so it has to be same for both pins.
  160. gpio_set_irq_enabled_with_callback(SCSI_IN_BSY, GPIO_IRQ_EDGE_RISE, true, scsiPhyIRQ);
  161. gpio_set_irq_enabled(SCSI_IN_RST, GPIO_IRQ_EDGE_FALL, true);
  162. // Check BSY line status when SEL goes active.
  163. // This is needed to handle SCSI-1 hosts that use the single initiator mode.
  164. // The host will just assert the SEL directly, without asserting BSY first.
  165. gpio_set_irq_enabled(SCSI_IN_SEL, GPIO_IRQ_EDGE_FALL, true);
  166. }
  167. /************************/
  168. /* SCSI bus phase logic */
  169. /************************/
  170. extern "C" void scsiEnterPhase(int phase)
  171. {
  172. int delay = scsiEnterPhaseImmediate(phase);
  173. if (delay > 0)
  174. {
  175. s2s_delay_ns(delay);
  176. }
  177. }
  178. // Change state and return nanosecond delay to wait
  179. extern "C" uint32_t scsiEnterPhaseImmediate(int phase)
  180. {
  181. if (phase != g_scsi_phase)
  182. {
  183. // ANSI INCITS 362-2002 SPI-3 10.7.1:
  184. // Phase changes are not allowed while REQ or ACK is asserted.
  185. while (likely(!scsiDev.resetFlag) && SCSI_IN(ACK)) {}
  186. if (scsiDev.compatMode < COMPAT_SCSI2 && (phase == DATA_IN || phase == DATA_OUT))
  187. {
  188. // Akai S1000/S3000 seems to need extra delay before changing to data phase
  189. // after a command. The code in BlueSCSI_disk.cpp tries to do this while waiting
  190. // for SD card, to avoid any extra latency.
  191. s2s_delay_ns(400000);
  192. }
  193. int oldphase = g_scsi_phase;
  194. g_scsi_phase = (SCSI_PHASE)phase;
  195. scsiLogPhaseChange(phase);
  196. // Select between synchronous vs. asynchronous SCSI writes
  197. bool syncstatus = false;
  198. if (scsiDev.target->syncOffset > 0 && (g_scsi_phase == DATA_IN || g_scsi_phase == DATA_OUT))
  199. {
  200. syncstatus = scsi_accel_rp2040_setSyncMode(scsiDev.target->syncOffset, scsiDev.target->syncPeriod);
  201. }
  202. else
  203. {
  204. syncstatus = scsi_accel_rp2040_setSyncMode(0, 0);
  205. }
  206. if (!syncstatus)
  207. {
  208. // SCSI DMA was not idle, we are in some kind of error state, force bus reset
  209. scsiDev.resetFlag = 1;
  210. return 0;
  211. }
  212. if (phase < 0)
  213. {
  214. // Other communication on bus or reset state
  215. SCSI_RELEASE_OUTPUTS();
  216. return 0;
  217. }
  218. else
  219. {
  220. // The phase control signals should be changed close to simultaneously.
  221. // The SCSI spec allows 400 ns for this, but some hosts do not seem to be that
  222. // tolerant. The Cortex-M0 is also quite slow in bit twiddling.
  223. //
  224. // To avoid unnecessary delays, precalculate an XOR mask and then apply it
  225. // simultaneously to all three signals.
  226. uint32_t gpio_new = 0;
  227. if (!(phase & __scsiphase_msg)) { gpio_new |= (1 << SCSI_OUT_MSG); }
  228. if (!(phase & __scsiphase_cd)) { gpio_new |= (1 << SCSI_OUT_CD); }
  229. if (!(phase & __scsiphase_io)) { gpio_new |= (1 << SCSI_OUT_IO); }
  230. uint32_t mask = (1 << SCSI_OUT_MSG) | (1 << SCSI_OUT_CD) | (1 << SCSI_OUT_IO);
  231. uint32_t gpio_xor = (sio_hw->gpio_out ^ gpio_new) & mask;
  232. sio_hw->gpio_togl = gpio_xor;
  233. SCSI_ENABLE_CONTROL_OUT();
  234. int delayNs = 400; // Bus settle delay
  235. if ((oldphase & __scsiphase_io) != (phase & __scsiphase_io))
  236. {
  237. delayNs += 400; // Data release delay
  238. }
  239. if (scsiDev.compatMode < COMPAT_SCSI2)
  240. {
  241. // EMU EMAX needs 100uS ! 10uS is not enough.
  242. delayNs += 100000;
  243. }
  244. return delayNs;
  245. }
  246. }
  247. else
  248. {
  249. return 0;
  250. }
  251. }
  252. // Release all signals
  253. void scsiEnterBusFree(void)
  254. {
  255. g_scsi_phase = BUS_FREE;
  256. g_scsi_sts_selection = 0;
  257. g_scsi_ctrl_bsy = 0;
  258. scsiDev.cdbLen = 0;
  259. SCSI_RELEASE_OUTPUTS();
  260. }
  261. /********************/
  262. /* Transmit to host */
  263. /********************/
  264. #define SCSI_WAIT_ACTIVE(pin) \
  265. if (!SCSI_IN(pin)) { \
  266. if (!SCSI_IN(pin)) { \
  267. while(!SCSI_IN(pin) && !scsiDev.resetFlag); \
  268. } \
  269. }
  270. // In synchronous mode the ACK pulse can be very short, so use edge IRQ to detect it.
  271. #define CHECK_EDGE(pin) \
  272. ((iobank0_hw->intr[pin / 8] >> (4 * (pin % 8))) & GPIO_IRQ_EDGE_FALL)
  273. #define SCSI_WAIT_ACTIVE_EDGE(pin) \
  274. if (!CHECK_EDGE(SCSI_IN_ ## pin)) { \
  275. while(!SCSI_IN(pin) && !CHECK_EDGE(SCSI_IN_ ## pin) && !scsiDev.resetFlag); \
  276. }
  277. #define SCSI_WAIT_INACTIVE(pin) \
  278. if (SCSI_IN(pin)) { \
  279. if (SCSI_IN(pin)) { \
  280. while(SCSI_IN(pin) && !scsiDev.resetFlag); \
  281. } \
  282. }
  283. // Write one byte to SCSI host using the handshake mechanism
  284. // This is suitable for both asynchronous and synchronous communication.
  285. static inline void scsiWriteOneByte(uint8_t value)
  286. {
  287. SCSI_OUT_DATA(value);
  288. delay_100ns(); // DB setup time before REQ
  289. gpio_acknowledge_irq(SCSI_IN_ACK, GPIO_IRQ_EDGE_FALL);
  290. SCSI_OUT(REQ, 1);
  291. SCSI_WAIT_ACTIVE_EDGE(ACK);
  292. SCSI_RELEASE_DATA_REQ();
  293. SCSI_WAIT_INACTIVE(ACK);
  294. }
  295. extern "C" void scsiWriteByte(uint8_t value)
  296. {
  297. scsiLogDataIn(&value, 1);
  298. scsiWriteOneByte(value);
  299. }
  300. extern "C" void scsiWrite(const uint8_t* data, uint32_t count)
  301. {
  302. scsiStartWrite(data, count);
  303. scsiFinishWrite();
  304. }
  305. extern "C" void scsiStartWrite(const uint8_t* data, uint32_t count)
  306. {
  307. scsiLogDataIn(data, count);
  308. scsi_accel_rp2040_startWrite(data, count, &scsiDev.resetFlag);
  309. }
  310. extern "C" bool scsiIsWriteFinished(const uint8_t *data)
  311. {
  312. return scsi_accel_rp2040_isWriteFinished(data);
  313. }
  314. extern "C" void scsiFinishWrite()
  315. {
  316. scsi_accel_rp2040_finishWrite(&scsiDev.resetFlag);
  317. }
  318. /*********************/
  319. /* Receive from host */
  320. /*********************/
  321. // Read one byte from SCSI host using the handshake mechanism.
  322. static inline uint8_t scsiReadOneByte(int* parityError)
  323. {
  324. SCSI_OUT(REQ, 1);
  325. SCSI_WAIT_ACTIVE(ACK);
  326. delay_100ns();
  327. uint16_t r = SCSI_IN_DATA();
  328. SCSI_OUT(REQ, 0);
  329. SCSI_WAIT_INACTIVE(ACK);
  330. if (parityError && r != (g_scsi_parity_lookup[r & 0xFF] ^ (SCSI_IO_DATA_MASK >> SCSI_IO_SHIFT)))
  331. {
  332. logmsg("Parity error in scsiReadOneByte(): ", (uint32_t)r);
  333. *parityError = 1;
  334. }
  335. return (uint8_t)r;
  336. }
  337. extern "C" uint8_t scsiReadByte(void)
  338. {
  339. uint8_t r = scsiReadOneByte(NULL);
  340. scsiLogDataOut(&r, 1);
  341. return r;
  342. }
  343. extern "C" void scsiRead(uint8_t* data, uint32_t count, int* parityError)
  344. {
  345. *parityError = 0;
  346. if (!(scsiDev.boardCfg.flags & S2S_CFG_ENABLE_PARITY)) { parityError = NULL; }
  347. scsiStartRead(data, count, parityError);
  348. scsiFinishRead(data, count, parityError);
  349. }
  350. extern "C" void scsiStartRead(uint8_t* data, uint32_t count, int *parityError)
  351. {
  352. if (!(scsiDev.boardCfg.flags & S2S_CFG_ENABLE_PARITY)) { parityError = NULL; }
  353. scsi_accel_rp2040_startRead(data, count, parityError, &scsiDev.resetFlag);
  354. }
  355. extern "C" void scsiFinishRead(uint8_t* data, uint32_t count, int *parityError)
  356. {
  357. if (!(scsiDev.boardCfg.flags & S2S_CFG_ENABLE_PARITY)) { parityError = NULL; }
  358. scsi_accel_rp2040_finishRead(data, count, parityError, &scsiDev.resetFlag);
  359. scsiLogDataOut(data, count);
  360. }
  361. extern "C" bool scsiIsReadFinished(const uint8_t *data)
  362. {
  363. return scsi_accel_rp2040_isReadFinished(data);
  364. }