AzulSCSI_platform.cpp 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. #include "AzulSCSI_platform.h"
  2. #include "gd32f20x_sdio.h"
  3. #include "gd32f20x_fmc.h"
  4. #include "AzulSCSI_log.h"
  5. #include "AzulSCSI_config.h"
  6. #include <SdFat.h>
  7. #include <scsi.h>
  8. #include <assert.h>
  9. extern "C" {
  10. const char *g_azplatform_name = PLATFORM_NAME;
  11. /*************************/
  12. /* Timing functions */
  13. /*************************/
  14. static volatile uint32_t g_millisecond_counter;
  15. static volatile uint32_t g_watchdog_timeout;
  16. static uint32_t g_ns_to_cycles; // Q0.32 fixed point format
  17. static void watchdog_handler(uint32_t *sp);
  18. unsigned long millis()
  19. {
  20. return g_millisecond_counter;
  21. }
  22. void delay(unsigned long ms)
  23. {
  24. uint32_t start = g_millisecond_counter;
  25. while ((uint32_t)(g_millisecond_counter - start) < ms);
  26. }
  27. void delay_ns(unsigned long ns)
  28. {
  29. uint32_t CNT_start = DWT->CYCCNT;
  30. if (ns <= 100) return; // Approximate call overhead
  31. ns -= 100;
  32. uint32_t cycles = ((uint64_t)ns * g_ns_to_cycles) >> 32;
  33. while ((uint32_t)(DWT->CYCCNT - CNT_start) < cycles);
  34. }
  35. void SysTick_Handler_inner(uint32_t *sp)
  36. {
  37. g_millisecond_counter++;
  38. if (g_watchdog_timeout > 0)
  39. {
  40. g_watchdog_timeout--;
  41. const uint32_t busreset_time = WATCHDOG_CRASH_TIMEOUT - WATCHDOG_BUS_RESET_TIMEOUT;
  42. if (g_watchdog_timeout <= busreset_time)
  43. {
  44. if (!scsiDev.resetFlag)
  45. {
  46. azlog("WATCHDOG TIMEOUT at PC ", sp[6], " LR ", sp[5], " attempting bus reset");
  47. scsiDev.resetFlag = 1;
  48. }
  49. if (g_watchdog_timeout == 0)
  50. {
  51. watchdog_handler(sp);
  52. }
  53. }
  54. }
  55. }
  56. __attribute__((interrupt, naked))
  57. void SysTick_Handler(void)
  58. {
  59. // Take note of stack pointer so that we can print debug
  60. // info in watchdog handler.
  61. asm("mrs r0, msp\n"
  62. "b SysTick_Handler_inner": : : "r0");
  63. }
  64. /***************/
  65. /* GPIO init */
  66. /***************/
  67. // Initialize SPI and GPIO configuration
  68. // Clock has already been initialized by system_gd32f20x.c
  69. void azplatform_init()
  70. {
  71. SystemCoreClockUpdate();
  72. // Enable SysTick to drive millis()
  73. g_millisecond_counter = 0;
  74. SysTick_Config(SystemCoreClock / 1000U);
  75. NVIC_SetPriority(SysTick_IRQn, 0x00U);
  76. // Enable DWT counter to drive delay_ns()
  77. g_ns_to_cycles = ((uint64_t)SystemCoreClock << 32) / 1000000000;
  78. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  79. DWT->CTRL |= DWT_CTRL_CYCCNTENA_Msk;
  80. // Enable debug output on SWO pin
  81. DBG_CTL |= DBG_CTL_TRACE_IOEN;
  82. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  83. TPI->ACPR = SystemCoreClock / 2000000 - 1; // 2 Mbps baudrate for SWO
  84. TPI->SPPR = 2;
  85. TPI->FFCR = 0x100; // TPIU packet framing disabled
  86. // DWT->CTRL = (1 << DWT_CTRL_CYCTAP_Pos)
  87. // | (15 << DWT_CTRL_POSTPRESET_Pos)
  88. // | (1 << DWT_CTRL_PCSAMPLENA_Pos)
  89. // | (3 << DWT_CTRL_SYNCTAP_Pos)
  90. // | (1 << DWT_CTRL_CYCCNTENA_Pos);
  91. ITM->LAR = 0xC5ACCE55;
  92. ITM->TCR = (1 << ITM_TCR_DWTENA_Pos)
  93. | (1 << ITM_TCR_SYNCENA_Pos)
  94. | (1 << ITM_TCR_ITMENA_Pos);
  95. ITM->TER = 0xFFFFFFFF; // Enable all stimulus ports
  96. // Enable needed clocks for GPIO
  97. rcu_periph_clock_enable(RCU_AF);
  98. rcu_periph_clock_enable(RCU_GPIOA);
  99. rcu_periph_clock_enable(RCU_GPIOB);
  100. rcu_periph_clock_enable(RCU_GPIOC);
  101. rcu_periph_clock_enable(RCU_GPIOD);
  102. rcu_periph_clock_enable(RCU_GPIOE);
  103. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  104. gpio_pin_remap_config(GPIO_SWJ_SWDPENABLE_REMAP, ENABLE);
  105. // SCSI pins.
  106. // Initialize open drain outputs to high.
  107. SCSI_RELEASE_OUTPUTS();
  108. gpio_init(SCSI_OUT_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_DATA_MASK | SCSI_OUT_REQ);
  109. gpio_init(SCSI_OUT_IO_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_IO_PIN);
  110. gpio_init(SCSI_OUT_CD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_CD_PIN);
  111. gpio_init(SCSI_OUT_SEL_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_SEL_PIN);
  112. gpio_init(SCSI_OUT_MSG_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_MSG_PIN);
  113. gpio_init(SCSI_OUT_RST_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_RST_PIN);
  114. gpio_init(SCSI_OUT_BSY_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_BSY_PIN);
  115. gpio_init(SCSI_IN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_IN_MASK);
  116. gpio_init(SCSI_ATN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ATN_PIN);
  117. gpio_init(SCSI_BSY_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_BSY_PIN);
  118. gpio_init(SCSI_SEL_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_SEL_PIN);
  119. gpio_init(SCSI_ACK_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ACK_PIN);
  120. gpio_init(SCSI_RST_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_RST_PIN);
  121. // Terminator enable
  122. gpio_bit_set(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  123. gpio_init(SCSI_TERM_EN_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, SCSI_TERM_EN_PIN);
  124. #ifndef SD_USE_SDIO
  125. // SD card pins using SPI
  126. gpio_init(SD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SD_CS_PIN);
  127. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_CLK_PIN);
  128. gpio_init(SD_PORT, GPIO_MODE_IPU, 0, SD_MISO_PIN);
  129. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_MOSI_PIN);
  130. #else
  131. // SD card pins using SDIO
  132. gpio_init(SD_SDIO_DATA_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_SDIO_D0 | SD_SDIO_D1 | SD_SDIO_D2 | SD_SDIO_D3);
  133. gpio_init(SD_SDIO_CLK_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_SDIO_CLK);
  134. gpio_init(SD_SDIO_CMD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_SDIO_CMD);
  135. #endif
  136. // DIP switches
  137. gpio_init(DIP_PORT, GPIO_MODE_IPD, 0, DIPSW1_PIN | DIPSW2_PIN | DIPSW3_PIN);
  138. // LED pins
  139. gpio_bit_set(LED_PORT, LED_PINS);
  140. gpio_init(LED_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, LED_PINS);
  141. // SWO trace pin on PB3
  142. gpio_init(GPIOB, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, GPIO_PIN_3);
  143. if (gpio_input_bit_get(DIP_PORT, DIPSW3_PIN))
  144. {
  145. azlog("DIPSW3 is ON: Enabling SCSI termination");
  146. gpio_bit_reset(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  147. }
  148. else
  149. {
  150. azlog("DIPSW3 is OFF: SCSI termination disabled");
  151. }
  152. if (gpio_input_bit_get(DIP_PORT, DIPSW2_PIN))
  153. {
  154. azlog("DIPSW2 is ON: enabling debug messages");
  155. g_azlog_debug = true;
  156. }
  157. else
  158. {
  159. g_azlog_debug = false;
  160. }
  161. }
  162. /*****************************************/
  163. /* Crash handlers */
  164. /*****************************************/
  165. extern SdFs SD;
  166. // Writes log data to the PB3 SWO pin
  167. void azplatform_log(const char *s)
  168. {
  169. while (*s)
  170. {
  171. // Write to SWO pin
  172. while (ITM->PORT[0].u32 == 0);
  173. ITM->PORT[0].u8 = *s++;
  174. }
  175. }
  176. void azplatform_emergency_log_save()
  177. {
  178. FsFile crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  179. if (!crashfile.isOpen())
  180. {
  181. // Try to reinitialize
  182. int max_retry = 10;
  183. while (max_retry-- > 0 && !SD.begin(SD_CONFIG));
  184. crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  185. }
  186. uint32_t startpos = 0;
  187. crashfile.write(azlog_get_buffer(&startpos));
  188. crashfile.write(azlog_get_buffer(&startpos));
  189. crashfile.flush();
  190. crashfile.close();
  191. }
  192. extern uint32_t _estack;
  193. __attribute__((noinline))
  194. void show_hardfault(uint32_t *sp)
  195. {
  196. uint32_t pc = sp[6];
  197. uint32_t lr = sp[5];
  198. uint32_t cfsr = SCB->CFSR;
  199. azlog("--------------");
  200. azlog("CRASH!");
  201. azlog("Platform: ", g_azplatform_name);
  202. azlog("FW Version: ", g_azlog_firmwareversion);
  203. azlog("CFSR: ", cfsr);
  204. azlog("SP: ", (uint32_t)sp);
  205. azlog("PC: ", pc);
  206. azlog("LR: ", lr);
  207. azlog("R0: ", sp[0]);
  208. azlog("R1: ", sp[1]);
  209. azlog("R2: ", sp[2]);
  210. azlog("R3: ", sp[3]);
  211. uint32_t *p = (uint32_t*)((uint32_t)sp & ~3);
  212. for (int i = 0; i < 8; i++)
  213. {
  214. if (p == &_estack) break; // End of stack
  215. azlog("STACK ", (uint32_t)p, ": ", p[0], " ", p[1], " ", p[2], " ", p[3]);
  216. p += 4;
  217. }
  218. azplatform_emergency_log_save();
  219. while (1)
  220. {
  221. // Flash the crash address on the LED
  222. // Short pulse means 0, long pulse means 1
  223. int base_delay = 1000;
  224. for (int i = 31; i >= 0; i--)
  225. {
  226. LED_OFF();
  227. for (int j = 0; j < base_delay; j++) delay_ns(100000);
  228. int delay = (pc & (1 << i)) ? (3 * base_delay) : base_delay;
  229. LED_ON();
  230. for (int j = 0; j < delay; j++) delay_ns(100000);
  231. LED_OFF();
  232. }
  233. for (int j = 0; j < base_delay * 10; j++) delay_ns(100000);
  234. }
  235. }
  236. __attribute__((naked, interrupt))
  237. void HardFault_Handler(void)
  238. {
  239. // Copies stack pointer into first argument
  240. asm("mrs r0, msp\n"
  241. "b show_hardfault": : : "r0");
  242. }
  243. __attribute__((naked, interrupt))
  244. void MemManage_Handler(void)
  245. {
  246. asm("mrs r0, msp\n"
  247. "b show_hardfault": : : "r0");
  248. }
  249. __attribute__((naked, interrupt))
  250. void BusFault_Handler(void)
  251. {
  252. asm("mrs r0, msp\n"
  253. "b show_hardfault": : : "r0");
  254. }
  255. __attribute__((naked, interrupt))
  256. void UsageFault_Handler(void)
  257. {
  258. asm("mrs r0, msp\n"
  259. "b show_hardfault": : : "r0");
  260. }
  261. void __assert_func(const char *file, int line, const char *func, const char *expr)
  262. {
  263. uint32_t dummy = 0;
  264. azlog("--------------");
  265. azlog("ASSERT FAILED!");
  266. azlog("Platform: ", g_azplatform_name);
  267. azlog("FW Version: ", g_azlog_firmwareversion);
  268. azlog("Assert failed: ", file , ":", line, " in ", func, ":", expr);
  269. uint32_t *p = (uint32_t*)((uint32_t)&dummy & ~3);
  270. for (int i = 0; i < 8; i++)
  271. {
  272. if (p == &_estack) break; // End of stack
  273. azlog("STACK ", (uint32_t)p, ": ", p[0], " ", p[1], " ", p[2], " ", p[3]);
  274. p += 4;
  275. }
  276. azplatform_emergency_log_save();
  277. while(1)
  278. {
  279. LED_OFF();
  280. for (int j = 0; j < 1000; j++) delay_ns(100000);
  281. LED_ON();
  282. for (int j = 0; j < 1000; j++) delay_ns(100000);
  283. }
  284. }
  285. } /* extern "C" */
  286. static void watchdog_handler(uint32_t *sp)
  287. {
  288. azlog("-------------- WATCHDOG TIMEOUT");
  289. show_hardfault(sp);
  290. }
  291. void azplatform_reset_watchdog()
  292. {
  293. // This uses a software watchdog based on systick timer interrupt.
  294. // It gives us opportunity to collect better debug info than the
  295. // full hardware reset that would be caused by hardware watchdog.
  296. g_watchdog_timeout = WATCHDOG_CRASH_TIMEOUT;
  297. }
  298. /***********************/
  299. /* Flash reprogramming */
  300. /***********************/
  301. bool azplatform_rewrite_flash_page(uint32_t offset, uint8_t buffer[AZPLATFORM_FLASH_PAGE_SIZE])
  302. {
  303. if (offset == 0)
  304. {
  305. if (buffer[3] != 0x20 || buffer[7] != 0x08)
  306. {
  307. azlog("Invalid firmware file, starts with: ", bytearray(buffer, 16));
  308. return false;
  309. }
  310. }
  311. azdbg("Writing flash at offset ", offset, " data ", bytearray(buffer, 4));
  312. assert(offset % AZPLATFORM_FLASH_PAGE_SIZE == 0);
  313. assert(offset >= AZPLATFORM_BOOTLOADER_SIZE);
  314. fmc_unlock();
  315. fmc_bank0_unlock();
  316. fmc_state_enum status;
  317. status = fmc_page_erase(FLASH_BASE + offset);
  318. if (status != FMC_READY)
  319. {
  320. azlog("Erase failed: ", (int)status);
  321. return false;
  322. }
  323. uint32_t *buf32 = (uint32_t*)buffer;
  324. uint32_t num_words = AZPLATFORM_FLASH_PAGE_SIZE / 4;
  325. for (int i = 0; i < num_words; i++)
  326. {
  327. status = fmc_word_program(FLASH_BASE + offset + i * 4, buf32[i]);
  328. if (status != FMC_READY)
  329. {
  330. azlog("Flash write failed: ", (int)status);
  331. return false;
  332. }
  333. }
  334. fmc_lock();
  335. for (int i = 0; i < num_words; i++)
  336. {
  337. uint32_t expected = buf32[i];
  338. uint32_t actual = *(volatile uint32_t*)(FLASH_BASE + offset + i * 4);
  339. if (actual != expected)
  340. {
  341. azlog("Flash verify failed at offset ", offset + i * 4, " got ", actual, " expected ", expected);
  342. return false;
  343. }
  344. }
  345. return true;
  346. }
  347. void azplatform_boot_to_main_firmware()
  348. {
  349. uint32_t *mainprogram_start = (uint32_t*)(0x08000000 + AZPLATFORM_BOOTLOADER_SIZE);
  350. SCB->VTOR = (uint32_t)mainprogram_start;
  351. __asm__(
  352. "msr msp, %0\n\t"
  353. "bx %1" : : "r" (mainprogram_start[0]),
  354. "r" (mainprogram_start[1]) : "memory");
  355. }
  356. /**********************************************/
  357. /* Mapping from data bytes to GPIO BOP values */
  358. /**********************************************/
  359. #define PARITY(n) ((1 ^ (n) ^ ((n)>>1) ^ ((n)>>2) ^ ((n)>>3) ^ ((n)>>4) ^ ((n)>>5) ^ ((n)>>6) ^ ((n)>>7)) & 1)
  360. #define X(n) (\
  361. ((n & 0x01) ? (SCSI_OUT_DB0 << 16) : SCSI_OUT_DB0) | \
  362. ((n & 0x02) ? (SCSI_OUT_DB1 << 16) : SCSI_OUT_DB1) | \
  363. ((n & 0x04) ? (SCSI_OUT_DB2 << 16) : SCSI_OUT_DB2) | \
  364. ((n & 0x08) ? (SCSI_OUT_DB3 << 16) : SCSI_OUT_DB3) | \
  365. ((n & 0x10) ? (SCSI_OUT_DB4 << 16) : SCSI_OUT_DB4) | \
  366. ((n & 0x20) ? (SCSI_OUT_DB5 << 16) : SCSI_OUT_DB5) | \
  367. ((n & 0x40) ? (SCSI_OUT_DB6 << 16) : SCSI_OUT_DB6) | \
  368. ((n & 0x80) ? (SCSI_OUT_DB7 << 16) : SCSI_OUT_DB7) | \
  369. (PARITY(n) ? (SCSI_OUT_DBP << 16) : SCSI_OUT_DBP) | \
  370. (SCSI_OUT_REQ) \
  371. )
  372. const uint32_t g_scsi_out_byte_to_bop[256] =
  373. {
  374. X(0x00), X(0x01), X(0x02), X(0x03), X(0x04), X(0x05), X(0x06), X(0x07), X(0x08), X(0x09), X(0x0a), X(0x0b), X(0x0c), X(0x0d), X(0x0e), X(0x0f),
  375. X(0x10), X(0x11), X(0x12), X(0x13), X(0x14), X(0x15), X(0x16), X(0x17), X(0x18), X(0x19), X(0x1a), X(0x1b), X(0x1c), X(0x1d), X(0x1e), X(0x1f),
  376. X(0x20), X(0x21), X(0x22), X(0x23), X(0x24), X(0x25), X(0x26), X(0x27), X(0x28), X(0x29), X(0x2a), X(0x2b), X(0x2c), X(0x2d), X(0x2e), X(0x2f),
  377. X(0x30), X(0x31), X(0x32), X(0x33), X(0x34), X(0x35), X(0x36), X(0x37), X(0x38), X(0x39), X(0x3a), X(0x3b), X(0x3c), X(0x3d), X(0x3e), X(0x3f),
  378. X(0x40), X(0x41), X(0x42), X(0x43), X(0x44), X(0x45), X(0x46), X(0x47), X(0x48), X(0x49), X(0x4a), X(0x4b), X(0x4c), X(0x4d), X(0x4e), X(0x4f),
  379. X(0x50), X(0x51), X(0x52), X(0x53), X(0x54), X(0x55), X(0x56), X(0x57), X(0x58), X(0x59), X(0x5a), X(0x5b), X(0x5c), X(0x5d), X(0x5e), X(0x5f),
  380. X(0x60), X(0x61), X(0x62), X(0x63), X(0x64), X(0x65), X(0x66), X(0x67), X(0x68), X(0x69), X(0x6a), X(0x6b), X(0x6c), X(0x6d), X(0x6e), X(0x6f),
  381. X(0x70), X(0x71), X(0x72), X(0x73), X(0x74), X(0x75), X(0x76), X(0x77), X(0x78), X(0x79), X(0x7a), X(0x7b), X(0x7c), X(0x7d), X(0x7e), X(0x7f),
  382. X(0x80), X(0x81), X(0x82), X(0x83), X(0x84), X(0x85), X(0x86), X(0x87), X(0x88), X(0x89), X(0x8a), X(0x8b), X(0x8c), X(0x8d), X(0x8e), X(0x8f),
  383. X(0x90), X(0x91), X(0x92), X(0x93), X(0x94), X(0x95), X(0x96), X(0x97), X(0x98), X(0x99), X(0x9a), X(0x9b), X(0x9c), X(0x9d), X(0x9e), X(0x9f),
  384. X(0xa0), X(0xa1), X(0xa2), X(0xa3), X(0xa4), X(0xa5), X(0xa6), X(0xa7), X(0xa8), X(0xa9), X(0xaa), X(0xab), X(0xac), X(0xad), X(0xae), X(0xaf),
  385. X(0xb0), X(0xb1), X(0xb2), X(0xb3), X(0xb4), X(0xb5), X(0xb6), X(0xb7), X(0xb8), X(0xb9), X(0xba), X(0xbb), X(0xbc), X(0xbd), X(0xbe), X(0xbf),
  386. X(0xc0), X(0xc1), X(0xc2), X(0xc3), X(0xc4), X(0xc5), X(0xc6), X(0xc7), X(0xc8), X(0xc9), X(0xca), X(0xcb), X(0xcc), X(0xcd), X(0xce), X(0xcf),
  387. X(0xd0), X(0xd1), X(0xd2), X(0xd3), X(0xd4), X(0xd5), X(0xd6), X(0xd7), X(0xd8), X(0xd9), X(0xda), X(0xdb), X(0xdc), X(0xdd), X(0xde), X(0xdf),
  388. X(0xe0), X(0xe1), X(0xe2), X(0xe3), X(0xe4), X(0xe5), X(0xe6), X(0xe7), X(0xe8), X(0xe9), X(0xea), X(0xeb), X(0xec), X(0xed), X(0xee), X(0xef),
  389. X(0xf0), X(0xf1), X(0xf2), X(0xf3), X(0xf4), X(0xf5), X(0xf6), X(0xf7), X(0xf8), X(0xf9), X(0xfa), X(0xfb), X(0xfc), X(0xfd), X(0xfe), X(0xff)
  390. };
  391. #undef X