AzulSCSI_platform.cpp 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. #include "AzulSCSI_platform.h"
  2. #include "gd32f20x_spi.h"
  3. #include "AzulSCSI_log.h"
  4. #include "AzulSCSI_config.h"
  5. #include <SdFat.h>
  6. extern "C" {
  7. const char *g_azplatform_name = "GD32F205 AzulSCSI v1.x";
  8. static volatile uint32_t g_millisecond_counter;
  9. static uint32_t g_ns_to_cycles; // Q0.32 fixed point format
  10. unsigned long millis()
  11. {
  12. return g_millisecond_counter;
  13. }
  14. void delay(unsigned long ms)
  15. {
  16. uint32_t start = g_millisecond_counter;
  17. while ((uint32_t)(g_millisecond_counter - start) < ms);
  18. }
  19. void delay_ns(unsigned long ns)
  20. {
  21. if (ns <= 100) return; // Approximate call overhead
  22. ns -= 100;
  23. uint32_t VAL_start = SysTick->VAL;
  24. if (ns > 1000000)
  25. {
  26. int ms = ns / 1000000;
  27. ns = ns - ms * 1000000;
  28. delay(ms);
  29. }
  30. int cycles = ((uint64_t)ns * g_ns_to_cycles) >> 32;
  31. int end = (int)VAL_start - cycles;
  32. if (end <= 0)
  33. {
  34. end += SysTick->LOAD;
  35. while (SysTick->VAL < end);
  36. }
  37. while (SysTick->VAL > end);
  38. }
  39. void SysTick_Handler(void)
  40. {
  41. g_millisecond_counter++;
  42. }
  43. // Writes log data to the PB3 SWO pin
  44. void azplatform_log(const char *s)
  45. {
  46. while (*s)
  47. {
  48. // Write to SWO pin
  49. while (ITM->PORT[0].u32 == 0);
  50. ITM->PORT[0].u8 = *s++;
  51. }
  52. }
  53. // Initialize SPI and GPIO configuration
  54. // Clock has already been initialized by system_gd32f20x.c
  55. void azplatform_init()
  56. {
  57. SystemCoreClockUpdate();
  58. // Enable SysTick to drive millis()
  59. g_millisecond_counter = 0;
  60. g_ns_to_cycles = ((uint64_t)SystemCoreClock << 32) / 1000000000;
  61. SysTick_Config(SystemCoreClock / 1000U);
  62. NVIC_SetPriority(SysTick_IRQn, 0x00U);
  63. // Enable debug output on SWO pin
  64. DBG_CTL |= DBG_CTL_TRACE_IOEN;
  65. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  66. TPI->ACPR = SystemCoreClock / 2000000 - 1; // 2 Mbps baudrate for SWO
  67. TPI->SPPR = 2;
  68. TPI->FFCR = 0x100; // TPIU packet framing disabled
  69. // DWT->CTRL = (1 << DWT_CTRL_CYCTAP_Pos)
  70. // | (15 << DWT_CTRL_POSTPRESET_Pos)
  71. // | (1 << DWT_CTRL_PCSAMPLENA_Pos)
  72. // | (3 << DWT_CTRL_SYNCTAP_Pos)
  73. // | (1 << DWT_CTRL_CYCCNTENA_Pos);
  74. ITM->LAR = 0xC5ACCE55;
  75. ITM->TCR = (1 << ITM_TCR_DWTENA_Pos)
  76. | (1 << ITM_TCR_SYNCENA_Pos)
  77. | (1 << ITM_TCR_ITMENA_Pos);
  78. ITM->TER = 0xFFFFFFFF; // Enable all stimulus ports
  79. // Enable needed clocks for GPIO
  80. rcu_periph_clock_enable(RCU_GPIOA);
  81. rcu_periph_clock_enable(RCU_GPIOB);
  82. rcu_periph_clock_enable(RCU_GPIOC);
  83. rcu_periph_clock_enable(RCU_GPIOD);
  84. rcu_periph_clock_enable(RCU_GPIOE);
  85. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  86. gpio_pin_remap_config(GPIO_SWJ_SWDPENABLE_REMAP, ENABLE);
  87. // SCSI pins.
  88. // Initialize open drain outputs to high.
  89. gpio_bit_set(SCSI_OUT_PORT, SCSI_OUT_MASK);
  90. gpio_init(SCSI_OUT_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_MASK);
  91. gpio_init(SCSI_IN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_IN_MASK);
  92. gpio_init(SCSI_ATN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ATN_PIN);
  93. gpio_init(SCSI_BSY_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_BSY_PIN);
  94. gpio_init(SCSI_SEL_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_SEL_PIN);
  95. gpio_init(SCSI_ACK_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ACK_PIN);
  96. gpio_init(SCSI_RST_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_RST_PIN);
  97. // Terminator enable
  98. gpio_bit_set(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  99. gpio_init(SCSI_TERM_EN_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, SCSI_TERM_EN_PIN);
  100. // SD card pins
  101. gpio_init(SD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SD_CS_PIN);
  102. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_CLK_PIN);
  103. gpio_init(SD_PORT, GPIO_MODE_IPU, 0, SD_MISO_PIN);
  104. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_MOSI_PIN);
  105. // DIP switches
  106. gpio_init(DIP_PORT, GPIO_MODE_IPD, 0, DIPSW1_PIN | DIPSW2_PIN | DIPSW3_PIN);
  107. // LED pins
  108. gpio_bit_set(LED_PORT, LED_PINS);
  109. gpio_init(LED_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, LED_PINS);
  110. // SWO trace pin on PB3
  111. gpio_init(GPIOB, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, GPIO_PIN_3);
  112. if (gpio_input_bit_get(DIP_PORT, DIPSW3_PIN))
  113. {
  114. azlog("DIPSW3 is ON: Enabling SCSI termination");
  115. gpio_bit_reset(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  116. }
  117. else
  118. {
  119. azlog("DIPSW3 is OFF: SCSI termination disabled");
  120. }
  121. if (gpio_input_bit_get(DIP_PORT, DIPSW2_PIN))
  122. {
  123. azlog("DIPSW2 is ON: enabling debug messages");
  124. g_azlog_debug = true;
  125. }
  126. else
  127. {
  128. g_azlog_debug = false;
  129. }
  130. }
  131. static void (*g_rst_callback)();
  132. void azplatform_set_rst_callback(void (*callback)())
  133. {
  134. g_rst_callback = callback;
  135. gpio_exti_source_select(SCSI_RST_EXTI_SOURCE_PORT, SCSI_RST_EXTI_SOURCE_PIN);
  136. exti_init(SCSI_RST_EXTI, EXTI_INTERRUPT, EXTI_TRIG_FALLING);
  137. NVIC_SetPriority(SCSI_RST_IRQn, 0x00U);
  138. }
  139. void SCSI_RST_IRQ (void)
  140. {
  141. if (exti_interrupt_flag_get(SCSI_RST_EXTI))
  142. {
  143. exti_interrupt_flag_clear(SCSI_RST_EXTI);
  144. if (g_rst_callback)
  145. {
  146. g_rst_callback();
  147. }
  148. }
  149. }
  150. /*****************************************/
  151. /* Crash handlers */
  152. /*****************************************/
  153. extern SdFs SD;
  154. void azplatform_emergency_log_save()
  155. {
  156. FsFile crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  157. if (!crashfile.isOpen())
  158. {
  159. // Try to reinitialize
  160. int max_retry = 10;
  161. while (max_retry-- > 0 && !SD.begin(SD_CONFIG));
  162. crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  163. }
  164. uint32_t startpos = 0;
  165. crashfile.write(azlog_get_buffer(&startpos));
  166. crashfile.write(azlog_get_buffer(&startpos));
  167. crashfile.flush();
  168. crashfile.close();
  169. }
  170. __attribute__((noinline))
  171. void show_hardfault(uint32_t *sp)
  172. {
  173. uint32_t pc = sp[6];
  174. uint32_t lr = sp[5];
  175. uint32_t cfsr = SCB->CFSR;
  176. azlog("--------------");
  177. azlog("CRASH!");
  178. azlog("Platform: ", g_azplatform_name);
  179. azlog("FW Version: ", g_azlog_firmwareversion);
  180. azlog("CFSR: ", cfsr);
  181. azlog("PC: ", pc);
  182. azlog("LR: ", lr);
  183. azlog("R0: ", sp[0]);
  184. azlog("R1: ", sp[1]);
  185. azlog("R2: ", sp[2]);
  186. azlog("R3: ", sp[3]);
  187. azplatform_emergency_log_save();
  188. while (1)
  189. {
  190. // Flash the crash address on the LED
  191. // Short pulse means 0, long pulse means 1
  192. int base_delay = 1000;
  193. for (int i = 31; i >= 0; i--)
  194. {
  195. LED_OFF();
  196. for (int j = 0; j < base_delay; j++) delay_ns(100000);
  197. int delay = (pc & (1 << i)) ? (3 * base_delay) : base_delay;
  198. LED_ON();
  199. for (int j = 0; j < delay; j++) delay_ns(100000);
  200. LED_OFF();
  201. }
  202. for (int j = 0; j < base_delay * 10; j++) delay_ns(100000);
  203. }
  204. }
  205. __attribute__((naked))
  206. void HardFault_Handler(void)
  207. {
  208. // Copies stack pointer into first argument
  209. asm("mrs r0, msp\n"
  210. "b show_hardfault": : : "r0");
  211. }
  212. __attribute__((naked))
  213. void MemManage_Handler(void)
  214. {
  215. asm("mrs r0, msp\n"
  216. "b show_hardfault": : : "r0");
  217. }
  218. __attribute__((naked))
  219. void BusFault_Handler(void)
  220. {
  221. asm("mrs r0, msp\n"
  222. "b show_hardfault": : : "r0");
  223. }
  224. __attribute__((naked))
  225. void UsageFault_Handler(void)
  226. {
  227. asm("mrs r0, msp\n"
  228. "b show_hardfault": : : "r0");
  229. }
  230. } /* extern "C" */
  231. /*****************************************/
  232. /* Driver for GD32 SPI for SdFat library */
  233. /*****************************************/
  234. extern volatile bool g_busreset;
  235. #define SCSI_WAIT_ACTIVE(pin) \
  236. if (!SCSI_IN(pin)) { \
  237. if (!SCSI_IN(pin)) { \
  238. while(!SCSI_IN(pin) && !g_busreset); \
  239. } \
  240. }
  241. #define SCSI_WAIT_INACTIVE(pin) \
  242. if (SCSI_IN(pin)) { \
  243. if (SCSI_IN(pin)) { \
  244. while(SCSI_IN(pin) && !g_busreset); \
  245. } \
  246. }
  247. #define SD_SPI SPI0
  248. class GD32SPIDriver : public SdSpiBaseClass
  249. {
  250. public:
  251. void begin(SdSpiConfig config) {
  252. rcu_periph_clock_enable(RCU_SPI0);
  253. }
  254. void activate() {
  255. spi_parameter_struct config = {
  256. SPI_MASTER,
  257. SPI_TRANSMODE_FULLDUPLEX,
  258. SPI_FRAMESIZE_8BIT,
  259. SPI_NSS_SOFT,
  260. SPI_ENDIAN_MSB,
  261. SPI_CK_PL_LOW_PH_1EDGE,
  262. SPI_PSC_256
  263. };
  264. // Select closest available divider based on system frequency
  265. int divider = SystemCoreClock / m_sckfreq;
  266. if (divider <= 2)
  267. config.prescale = SPI_PSC_2;
  268. else if (divider <= 4)
  269. config.prescale = SPI_PSC_4;
  270. else if (divider <= 8)
  271. config.prescale = SPI_PSC_8;
  272. else if (divider <= 16)
  273. config.prescale = SPI_PSC_16;
  274. else if (divider <= 32)
  275. config.prescale = SPI_PSC_32;
  276. else if (divider <= 64)
  277. config.prescale = SPI_PSC_64;
  278. else if (divider <= 128)
  279. config.prescale = SPI_PSC_128;
  280. else
  281. config.prescale = SPI_PSC_256;
  282. spi_init(SD_SPI, &config);
  283. spi_enable(SD_SPI);
  284. }
  285. void deactivate() {
  286. spi_disable(SD_SPI);
  287. }
  288. void wait_idle() {
  289. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  290. while (SPI_STAT(SD_SPI) & SPI_STAT_TRANS);
  291. }
  292. uint8_t receive() {
  293. // Wait for idle and clear RX buffer
  294. wait_idle();
  295. (void)SPI_DATA(SD_SPI);
  296. // Send dummy byte and wait for receive
  297. SPI_DATA(SD_SPI) = 0xFF;
  298. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  299. return SPI_DATA(SD_SPI);
  300. }
  301. uint8_t receive(uint8_t* buf, size_t count) {
  302. // Wait for idle and clear RX buffer
  303. wait_idle();
  304. (void)SPI_DATA(SD_SPI);
  305. if (buf == m_stream_buffer + m_stream_status)
  306. {
  307. // Stream data directly to SCSI bus
  308. return stream_receive(count);
  309. }
  310. // Store data to buffer
  311. for (size_t i = 0; i < count; i++)
  312. {
  313. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  314. SPI_DATA(SD_SPI) = 0xFF;
  315. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  316. buf[i] = SPI_DATA(SD_SPI);
  317. }
  318. return 0;
  319. }
  320. // Stream data directly to SCSI bus
  321. uint8_t stream_receive(size_t count)
  322. {
  323. // Handle first byte
  324. SPI_DATA(SD_SPI) = 0xFF;
  325. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  326. uint8_t data = SPI_DATA(SD_SPI);
  327. SCSI_OUT_DATA(data);
  328. SPI_DATA(SD_SPI) = 0xFF;
  329. SCSI_WAIT_INACTIVE(ACK);
  330. SCSI_OUT(REQ, 1);
  331. // Handle main payload
  332. for (size_t i = 1; i < count - 1; i++)
  333. {
  334. // Wait that host confirms previous reception
  335. SCSI_WAIT_ACTIVE(ACK);
  336. SCSI_OUT(REQ, 0);
  337. // Wait for received byte
  338. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  339. data = SPI_DATA(SD_SPI);
  340. // Stream byte to SCSI
  341. SCSI_OUT_DATA(data);
  342. // Start SPI transfer for next byte
  343. SPI_DATA(SD_SPI) = 0xFF;
  344. SCSI_WAIT_INACTIVE(ACK); // This takes long enough to fullfill the 100 ns setup time.
  345. SCSI_OUT(REQ, 1);
  346. }
  347. // Handle last byte
  348. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  349. data = SPI_DATA(SD_SPI);
  350. SCSI_OUT_DATA(data);
  351. delay_100ns(); // DB hold time before REQ (DTC-510B)
  352. SCSI_WAIT_INACTIVE(ACK);
  353. SCSI_OUT(REQ, 1);
  354. SCSI_WAIT_ACTIVE(ACK);
  355. SCSI_RELEASE_DATA_REQ();
  356. SCSI_WAIT_INACTIVE(ACK);
  357. m_stream_status += count;
  358. return 0;
  359. }
  360. void send(uint8_t data) {
  361. SPI_DATA(SD_SPI) = data;
  362. wait_idle();
  363. }
  364. void send(const uint8_t* buf, size_t count) {
  365. if (buf == m_stream_buffer + m_stream_status)
  366. {
  367. stream_send(count);
  368. return;
  369. }
  370. for (size_t i = 0; i < count; i++) {
  371. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  372. SPI_DATA(SD_SPI) = buf[i];
  373. }
  374. wait_idle();
  375. }
  376. // Stream data directly from SCSI bus
  377. void stream_send(size_t count)
  378. {
  379. for (size_t i = 0; i < count; i++) {
  380. SCSI_OUT(REQ, 1);
  381. SCSI_WAIT_ACTIVE(ACK);
  382. delay_100ns(); // ACK.Fall to DB output delay 100ns(MAX) (DTC-510B)
  383. uint8_t data = SCSI_IN_DATA();
  384. SCSI_OUT(REQ, 0);
  385. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  386. SPI_DATA(SD_SPI) = data;
  387. SCSI_WAIT_INACTIVE(ACK);
  388. }
  389. wait_idle();
  390. m_stream_status += count;
  391. }
  392. void setSckSpeed(uint32_t maxSck) {
  393. m_sckfreq = maxSck;
  394. }
  395. void prepare_stream(uint8_t *buffer)
  396. {
  397. m_stream_buffer = buffer;
  398. m_stream_status = 0;
  399. }
  400. size_t finish_stream()
  401. {
  402. size_t result = m_stream_status;
  403. m_stream_status = 0;
  404. m_stream_buffer = NULL;
  405. return result;
  406. }
  407. private:
  408. uint32_t m_sckfreq;
  409. uint8_t *m_stream_buffer;
  410. size_t m_stream_status; // Number of bytes transferred so far
  411. };
  412. void sdCsInit(SdCsPin_t pin)
  413. {
  414. }
  415. void sdCsWrite(SdCsPin_t pin, bool level)
  416. {
  417. if (level)
  418. GPIO_BOP(SD_PORT) = SD_CS_PIN;
  419. else
  420. GPIO_BC(SD_PORT) = SD_CS_PIN;
  421. }
  422. GD32SPIDriver g_sd_spi_port;
  423. SdSpiConfig g_sd_spi_config(0, DEDICATED_SPI, SD_SCK_MHZ(25), &g_sd_spi_port);
  424. void azplatform_prepare_stream(uint8_t *buffer)
  425. {
  426. g_sd_spi_port.prepare_stream(buffer);
  427. }
  428. size_t azplatform_finish_stream()
  429. {
  430. return g_sd_spi_port.finish_stream();
  431. }
  432. /**********************************************/
  433. /* Mapping from data bytes to GPIO BOP values */
  434. /**********************************************/
  435. #define PARITY(n) ((1 ^ (n) ^ ((n)>>1) ^ ((n)>>2) ^ ((n)>>3) ^ ((n)>>4) ^ ((n)>>5) ^ ((n)>>6) ^ ((n)>>7)) & 1)
  436. #define X(n) (\
  437. ((n & 0x01) ? (SCSI_OUT_DB0 << 16) : SCSI_OUT_DB0) | \
  438. ((n & 0x02) ? (SCSI_OUT_DB1 << 16) : SCSI_OUT_DB1) | \
  439. ((n & 0x04) ? (SCSI_OUT_DB2 << 16) : SCSI_OUT_DB2) | \
  440. ((n & 0x08) ? (SCSI_OUT_DB3 << 16) : SCSI_OUT_DB3) | \
  441. ((n & 0x10) ? (SCSI_OUT_DB4 << 16) : SCSI_OUT_DB4) | \
  442. ((n & 0x20) ? (SCSI_OUT_DB5 << 16) : SCSI_OUT_DB5) | \
  443. ((n & 0x40) ? (SCSI_OUT_DB6 << 16) : SCSI_OUT_DB6) | \
  444. ((n & 0x80) ? (SCSI_OUT_DB7 << 16) : SCSI_OUT_DB7) | \
  445. (PARITY(n) ? (SCSI_OUT_DBP << 16) : SCSI_OUT_DBP) | \
  446. (SCSI_OUT_REQ) \
  447. )
  448. const uint32_t g_scsi_out_byte_to_bop[256] =
  449. {
  450. X(0x00), X(0x01), X(0x02), X(0x03), X(0x04), X(0x05), X(0x06), X(0x07), X(0x08), X(0x09), X(0x0a), X(0x0b), X(0x0c), X(0x0d), X(0x0e), X(0x0f),
  451. X(0x10), X(0x11), X(0x12), X(0x13), X(0x14), X(0x15), X(0x16), X(0x17), X(0x18), X(0x19), X(0x1a), X(0x1b), X(0x1c), X(0x1d), X(0x1e), X(0x1f),
  452. X(0x20), X(0x21), X(0x22), X(0x23), X(0x24), X(0x25), X(0x26), X(0x27), X(0x28), X(0x29), X(0x2a), X(0x2b), X(0x2c), X(0x2d), X(0x2e), X(0x2f),
  453. X(0x30), X(0x31), X(0x32), X(0x33), X(0x34), X(0x35), X(0x36), X(0x37), X(0x38), X(0x39), X(0x3a), X(0x3b), X(0x3c), X(0x3d), X(0x3e), X(0x3f),
  454. X(0x40), X(0x41), X(0x42), X(0x43), X(0x44), X(0x45), X(0x46), X(0x47), X(0x48), X(0x49), X(0x4a), X(0x4b), X(0x4c), X(0x4d), X(0x4e), X(0x4f),
  455. X(0x50), X(0x51), X(0x52), X(0x53), X(0x54), X(0x55), X(0x56), X(0x57), X(0x58), X(0x59), X(0x5a), X(0x5b), X(0x5c), X(0x5d), X(0x5e), X(0x5f),
  456. X(0x60), X(0x61), X(0x62), X(0x63), X(0x64), X(0x65), X(0x66), X(0x67), X(0x68), X(0x69), X(0x6a), X(0x6b), X(0x6c), X(0x6d), X(0x6e), X(0x6f),
  457. X(0x70), X(0x71), X(0x72), X(0x73), X(0x74), X(0x75), X(0x76), X(0x77), X(0x78), X(0x79), X(0x7a), X(0x7b), X(0x7c), X(0x7d), X(0x7e), X(0x7f),
  458. X(0x80), X(0x81), X(0x82), X(0x83), X(0x84), X(0x85), X(0x86), X(0x87), X(0x88), X(0x89), X(0x8a), X(0x8b), X(0x8c), X(0x8d), X(0x8e), X(0x8f),
  459. X(0x90), X(0x91), X(0x92), X(0x93), X(0x94), X(0x95), X(0x96), X(0x97), X(0x98), X(0x99), X(0x9a), X(0x9b), X(0x9c), X(0x9d), X(0x9e), X(0x9f),
  460. X(0xa0), X(0xa1), X(0xa2), X(0xa3), X(0xa4), X(0xa5), X(0xa6), X(0xa7), X(0xa8), X(0xa9), X(0xaa), X(0xab), X(0xac), X(0xad), X(0xae), X(0xaf),
  461. X(0xb0), X(0xb1), X(0xb2), X(0xb3), X(0xb4), X(0xb5), X(0xb6), X(0xb7), X(0xb8), X(0xb9), X(0xba), X(0xbb), X(0xbc), X(0xbd), X(0xbe), X(0xbf),
  462. X(0xc0), X(0xc1), X(0xc2), X(0xc3), X(0xc4), X(0xc5), X(0xc6), X(0xc7), X(0xc8), X(0xc9), X(0xca), X(0xcb), X(0xcc), X(0xcd), X(0xce), X(0xcf),
  463. X(0xd0), X(0xd1), X(0xd2), X(0xd3), X(0xd4), X(0xd5), X(0xd6), X(0xd7), X(0xd8), X(0xd9), X(0xda), X(0xdb), X(0xdc), X(0xdd), X(0xde), X(0xdf),
  464. X(0xe0), X(0xe1), X(0xe2), X(0xe3), X(0xe4), X(0xe5), X(0xe6), X(0xe7), X(0xe8), X(0xe9), X(0xea), X(0xeb), X(0xec), X(0xed), X(0xee), X(0xef),
  465. X(0xf0), X(0xf1), X(0xf2), X(0xf3), X(0xf4), X(0xf5), X(0xf6), X(0xf7), X(0xf8), X(0xf9), X(0xfa), X(0xfb), X(0xfc), X(0xfd), X(0xfe), X(0xff)
  466. };
  467. #undef X