fsmc.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /**
  2. ******************************************************************************
  3. * File Name : FSMC.c
  4. * Description : This file provides code for the configuration
  5. * of the FSMC peripheral.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2021 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under Ultimate Liberty license
  13. * SLA0044, the "License"; You may not use this file except in compliance with
  14. * the License. You may obtain a copy of the License at:
  15. * www.st.com/SLA0044
  16. *
  17. ******************************************************************************
  18. */
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "fsmc.h"
  21. /* USER CODE BEGIN 0 */
  22. /* USER CODE END 0 */
  23. SRAM_HandleTypeDef hsram1;
  24. /* FSMC initialization function */
  25. void MX_FSMC_Init(void)
  26. {
  27. FSMC_NORSRAM_TimingTypeDef Timing = {0};
  28. /** Perform the SRAM1 memory initialization sequence
  29. */
  30. hsram1.Instance = FSMC_NORSRAM_DEVICE;
  31. hsram1.Extended = FSMC_NORSRAM_EXTENDED_DEVICE;
  32. /* hsram1.Init */
  33. hsram1.Init.NSBank = FSMC_NORSRAM_BANK1;
  34. hsram1.Init.DataAddressMux = FSMC_DATA_ADDRESS_MUX_ENABLE;
  35. hsram1.Init.MemoryType = FSMC_MEMORY_TYPE_PSRAM;
  36. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_16;
  37. hsram1.Init.BurstAccessMode = FSMC_BURST_ACCESS_MODE_DISABLE;
  38. hsram1.Init.WaitSignalPolarity = FSMC_WAIT_SIGNAL_POLARITY_LOW;
  39. hsram1.Init.WrapMode = FSMC_WRAP_MODE_DISABLE;
  40. hsram1.Init.WaitSignalActive = FSMC_WAIT_TIMING_BEFORE_WS;
  41. hsram1.Init.WriteOperation = FSMC_WRITE_OPERATION_ENABLE;
  42. hsram1.Init.WaitSignal = FSMC_WAIT_SIGNAL_DISABLE;
  43. hsram1.Init.ExtendedMode = FSMC_EXTENDED_MODE_DISABLE;
  44. hsram1.Init.AsynchronousWait = FSMC_ASYNCHRONOUS_WAIT_DISABLE;
  45. hsram1.Init.WriteBurst = FSMC_WRITE_BURST_DISABLE;
  46. /* Timing */
  47. // 1 clock to read the address, + 1 for synchroniser skew
  48. Timing.AddressSetupTime = 2;
  49. Timing.AddressHoldTime = 1;
  50. // Writes to device:
  51. // 1 for synchroniser skew (dbx also delayed)
  52. // 1 to skip hold time
  53. // 1 to write data.
  54. // Reads from device:
  55. // 3 for syncroniser
  56. // 1 to write back to fsmc bus.
  57. Timing.DataSetupTime = 4;
  58. // Allow a clock for us to release signals
  59. // Need to avoid both devices acting as outputs
  60. // on the multiplexed lines at the same time.
  61. Timing.BusTurnAroundDuration = 1;
  62. Timing.CLKDivision = 16; // Ignored for async
  63. Timing.DataLatency = 17; // Ignored for async
  64. Timing.AccessMode = FSMC_ACCESS_MODE_A;
  65. /* ExtTiming */
  66. if (HAL_SRAM_Init(&hsram1, &Timing, NULL) != HAL_OK)
  67. {
  68. Error_Handler( );
  69. }
  70. }
  71. static uint32_t FSMC_Initialized = 0;
  72. static void HAL_FSMC_MspInit(void){
  73. /* USER CODE BEGIN FSMC_MspInit 0 */
  74. /* USER CODE END FSMC_MspInit 0 */
  75. GPIO_InitTypeDef GPIO_InitStruct = {0};
  76. if (FSMC_Initialized) {
  77. return;
  78. }
  79. FSMC_Initialized = 1;
  80. /* Peripheral clock enable */
  81. __HAL_RCC_FSMC_CLK_ENABLE();
  82. /** FSMC GPIO Configuration
  83. PE7 ------> FSMC_DA4
  84. PE8 ------> FSMC_DA5
  85. PE9 ------> FSMC_DA6
  86. PE10 ------> FSMC_DA7
  87. PE11 ------> FSMC_DA8
  88. PE12 ------> FSMC_DA9
  89. PE13 ------> FSMC_DA10
  90. PE14 ------> FSMC_DA11
  91. PE15 ------> FSMC_DA12
  92. PD8 ------> FSMC_DA13
  93. PD9 ------> FSMC_DA14
  94. PD10 ------> FSMC_DA15
  95. PD14 ------> FSMC_DA0
  96. PD15 ------> FSMC_DA1
  97. PD0 ------> FSMC_DA2
  98. PD1 ------> FSMC_DA3
  99. PD4 ------> FSMC_NOE
  100. PD5 ------> FSMC_NWE
  101. PD7 ------> FSMC_NE1
  102. PB7 ------> FSMC_NL
  103. PE0 ------> FSMC_NBL0
  104. PE1 ------> FSMC_NBL1
  105. */
  106. // MM: GPIO_SPEED_FREQ_MEDIUM is rated up to 50MHz, which is fine as all the
  107. // fsmc timings are > 1 (ie. so clock speed / 2 is around 50MHz).
  108. /* GPIO_InitStruct */
  109. GPIO_InitStruct.Pin = GPIO_PIN_7|GPIO_PIN_8|GPIO_PIN_9|GPIO_PIN_10
  110. |GPIO_PIN_11|GPIO_PIN_12|GPIO_PIN_13|GPIO_PIN_14
  111. |GPIO_PIN_15|GPIO_PIN_0|GPIO_PIN_1;
  112. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  113. GPIO_InitStruct.Pull = GPIO_NOPULL;
  114. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_MEDIUM;
  115. GPIO_InitStruct.Alternate = GPIO_AF12_FSMC;
  116. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  117. /* GPIO_InitStruct */
  118. GPIO_InitStruct.Pin = GPIO_PIN_8|GPIO_PIN_9|GPIO_PIN_10|GPIO_PIN_14
  119. |GPIO_PIN_15|GPIO_PIN_0|GPIO_PIN_1|GPIO_PIN_4
  120. |GPIO_PIN_5|GPIO_PIN_7;
  121. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  122. GPIO_InitStruct.Pull = GPIO_NOPULL;
  123. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_MEDIUM;
  124. GPIO_InitStruct.Alternate = GPIO_AF12_FSMC;
  125. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  126. /* GPIO_InitStruct */
  127. GPIO_InitStruct.Pin = GPIO_PIN_7;
  128. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  129. GPIO_InitStruct.Pull = GPIO_NOPULL;
  130. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_MEDIUM;
  131. GPIO_InitStruct.Alternate = GPIO_AF12_FSMC;
  132. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  133. /* USER CODE BEGIN FSMC_MspInit 1 */
  134. /* USER CODE END FSMC_MspInit 1 */
  135. }
  136. void HAL_SRAM_MspInit(SRAM_HandleTypeDef* sramHandle){
  137. /* USER CODE BEGIN SRAM_MspInit 0 */
  138. /* USER CODE END SRAM_MspInit 0 */
  139. HAL_FSMC_MspInit();
  140. /* USER CODE BEGIN SRAM_MspInit 1 */
  141. /* USER CODE END SRAM_MspInit 1 */
  142. }
  143. static uint32_t FSMC_DeInitialized = 0;
  144. static void HAL_FSMC_MspDeInit(void){
  145. /* USER CODE BEGIN FSMC_MspDeInit 0 */
  146. /* USER CODE END FSMC_MspDeInit 0 */
  147. if (FSMC_DeInitialized) {
  148. return;
  149. }
  150. FSMC_DeInitialized = 1;
  151. /* Peripheral clock enable */
  152. __HAL_RCC_FSMC_CLK_DISABLE();
  153. /** FSMC GPIO Configuration
  154. PE7 ------> FSMC_DA4
  155. PE8 ------> FSMC_DA5
  156. PE9 ------> FSMC_DA6
  157. PE10 ------> FSMC_DA7
  158. PE11 ------> FSMC_DA8
  159. PE12 ------> FSMC_DA9
  160. PE13 ------> FSMC_DA10
  161. PE14 ------> FSMC_DA11
  162. PE15 ------> FSMC_DA12
  163. PD8 ------> FSMC_DA13
  164. PD9 ------> FSMC_DA14
  165. PD10 ------> FSMC_DA15
  166. PD14 ------> FSMC_DA0
  167. PD15 ------> FSMC_DA1
  168. PD0 ------> FSMC_DA2
  169. PD1 ------> FSMC_DA3
  170. PD4 ------> FSMC_NOE
  171. PD5 ------> FSMC_NWE
  172. PD7 ------> FSMC_NE1
  173. PB7 ------> FSMC_NL
  174. PE0 ------> FSMC_NBL0
  175. PE1 ------> FSMC_NBL1
  176. */
  177. HAL_GPIO_DeInit(GPIOE, GPIO_PIN_7|GPIO_PIN_8|GPIO_PIN_9|GPIO_PIN_10
  178. |GPIO_PIN_11|GPIO_PIN_12|GPIO_PIN_13|GPIO_PIN_14
  179. |GPIO_PIN_15|GPIO_PIN_0|GPIO_PIN_1);
  180. HAL_GPIO_DeInit(GPIOD, GPIO_PIN_8|GPIO_PIN_9|GPIO_PIN_10|GPIO_PIN_14
  181. |GPIO_PIN_15|GPIO_PIN_0|GPIO_PIN_1|GPIO_PIN_4
  182. |GPIO_PIN_5|GPIO_PIN_7);
  183. HAL_GPIO_DeInit(GPIOB, GPIO_PIN_7);
  184. /* USER CODE BEGIN FSMC_MspDeInit 1 */
  185. /* USER CODE END FSMC_MspDeInit 1 */
  186. }
  187. void HAL_SRAM_MspDeInit(SRAM_HandleTypeDef* sramHandle){
  188. /* USER CODE BEGIN SRAM_MspDeInit 0 */
  189. /* USER CODE END SRAM_MspDeInit 0 */
  190. HAL_FSMC_MspDeInit();
  191. /* USER CODE BEGIN SRAM_MspDeInit 1 */
  192. /* USER CODE END SRAM_MspDeInit 1 */
  193. }
  194. /**
  195. * @}
  196. */
  197. /**
  198. * @}
  199. */
  200. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/