SCSI2SD.cycdx 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. <?xml version="1.0" encoding="utf-8"?>
  2. <blockRegMap version="1" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:schemaLocation="http://cypress.com/xsd/cyblockregmap cyblockregmap.xsd" xmlns="http://cypress.com/xsd/cyblockregmap">
  3. <block name="SCSI_Out_Mux" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  4. <block name="Bootloadable_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  5. <block name="SCSI_Out_Bits" BASE="0x0" SIZE="0x0" desc="" visible="true">
  6. <register name="SCSI_Out_Bits_CONTROL_REG" address="0x4000647C" bitWidth="8" desc="" />
  7. </block>
  8. <block name="Debug_Timer" BASE="0x0" SIZE="0x0" desc="" visible="true">
  9. <block name="VirtualMux_2" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  10. <block name="ZeroTerminal_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  11. <block name="TimerHW" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  12. <block name="OneTerminal_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  13. <block name="VirtualMux_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  14. <block name="VirtualMux_3" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  15. <register name="Debug_Timer_GLOBAL_ENABLE" address="0x400043A3" bitWidth="8" desc="PM.ACT.CFG">
  16. <field name="en_timer" from="3" to="0" access="RW" resetVal="" desc="Enable timer/counters." />
  17. </register>
  18. <register name="Debug_Timer_CONTROL" address="0x40004F00" bitWidth="8" desc="TMRx.CFG0">
  19. <field name="EN" from="0" to="0" access="RW" resetVal="" desc="Enables timer/comparator." />
  20. <field name="MODE" from="1" to="1" access="RW" resetVal="" desc="Mode. (0 = Timer; 1 = Comparator)">
  21. <value name="Timer" value="0" desc="Timer mode. CNT/CMP register holds timer count value." />
  22. <value name="Comparator" value="1" desc="Comparator mode. CNT/CMP register holds comparator threshold value." />
  23. </field>
  24. <field name="ONESHOT" from="2" to="2" access="RW" resetVal="" desc="Timer stops upon reaching stop condition defined by TMR_CFG bits. Can be restarted by asserting TIMER RESET or disabling and re-enabling block." />
  25. <field name="CMP_BUFF" from="3" to="3" access="RW" resetVal="" desc="Buffer compare register. Compare register updates only on timer terminal count." />
  26. <field name="INV" from="4" to="4" access="RW" resetVal="" desc="Invert sense of TIMEREN signal" />
  27. <field name="DB" from="5" to="5" access="RW" resetVal="" desc="Deadband mode--Deadband phases phi1 and phi2 are outputted on CMP and TC output pins respectively.">
  28. <value name="Timer" value="0" desc="CMP and TC are output." />
  29. <value name="Deadband" value="1" desc="PHI1 (instead of CMP) and PHI2 (instead of TC) are output." />
  30. </field>
  31. <field name="DEADBAND_PERIOD" from="7" to="6" access="RW" resetVal="" desc="Deadband Period" />
  32. </register>
  33. <register name="Debug_Timer_CONTROL2" address="0x40004F01" bitWidth="8" desc="TMRx.CFG1">
  34. <field name="IRQ_SEL" from="0" to="0" access="RW" resetVal="" desc="Irq selection. (0 = raw interrupts; 1 = status register interrupts)" />
  35. <field name="FTC" from="1" to="1" access="RW" resetVal="" desc="First Terminal Count (FTC). Setting this bit forces a single pulse on the TC pin when first enabled.">
  36. <value name="Disable FTC" value="0" desc="Disable the single cycle pulse, which signifies the timer is starting." />
  37. <value name="Enable FTC" value="1" desc="Enable the single cycle pulse, which signifies the timer is starting." />
  38. </field>
  39. <field name="DCOR" from="2" to="2" access="RW" resetVal="" desc="Disable Clear on Read (DCOR) of Status Register SR0." />
  40. <field name="DBMODE" from="3" to="3" access="RW" resetVal="" desc="Deadband mode (asynchronous/synchronous). CMP output pin is also affected when not in deadband mode (CFG0.DEADBAND)." />
  41. <field name="CLK_BUS_EN_SEL" from="6" to="4" access="RW" resetVal="" desc="Digital Global Clock selection." />
  42. <field name="BUS_CLK_SEL" from="7" to="7" access="RW" resetVal="" desc="Bus Clock selection." />
  43. </register>
  44. <register name="Debug_Timer_CONTROL3_" address="0x40004F02" bitWidth="8" desc="TMRx.CFG2">
  45. <field name="TMR_CFG" from="1" to="0" access="RW" resetVal="" desc="Timer configuration (MODE = 0): 000 = Continuous; 001 = Pulsewidth; 010 = Period; 011 = Stop on IRQ">
  46. <value name="Continuous" value="0" desc="Timer runs while EN bit of CFG0 register is set to '1'." />
  47. <value name="Pulsewidth" value="1" desc="Timer runs from positive to negative edge of TIMEREN." />
  48. <value name="Period" value="10" desc="Timer runs from positive to positive edge of TIMEREN." />
  49. <value name="Irq" value="11" desc="Timer runs until IRQ." />
  50. </field>
  51. <field name="COD" from="2" to="2" access="RW" resetVal="" desc="Clear On Disable (COD). Clears or gates outputs to zero." />
  52. <field name="ROD" from="3" to="3" access="RW" resetVal="" desc="Reset On Disable (ROD). Resets internal state of output logic" />
  53. <field name="CMP_CFG" from="6" to="4" access="RW" resetVal="" desc="Comparator configurations">
  54. <value name="Equal" value="0" desc="Compare Equal " />
  55. <value name="Less than" value="1" desc="Compare Less Than " />
  56. <value name="Less than or equal" value="10" desc="Compare Less Than or Equal ." />
  57. <value name="Greater" value="11" desc="Compare Greater Than ." />
  58. <value name="Greater than or equal" value="100" desc="Compare Greater Than or Equal " />
  59. </field>
  60. <field name="HW_EN" from="7" to="7" access="RW" resetVal="" desc="When set Timer Enable controls counting." />
  61. </register>
  62. <register name="Debug_Timer_PERIOD" address="0x40004F04" bitWidth="16" desc="TMRx.PER0 - Assigned Period" />
  63. <register name="Debug_Timer_COUNTER" address="0x40004F06" bitWidth="16" desc="TMRx.CNT_CMP0 - Current Down Counter Value" />
  64. </block>
  65. <block name="SCSI_Out_Ctl" BASE="0x0" SIZE="0x0" desc="" visible="true">
  66. <register name="SCSI_Out_Ctl_CONTROL_REG" address="0x40006577" bitWidth="8" desc="" />
  67. </block>
  68. <block name="LED1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  69. <block name="scsiTarget" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  70. <block name="SDCard" BASE="0x0" SIZE="0x0" desc="" visible="true">
  71. <block name="VirtualMux_3" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  72. <block name="ZeroTerminal_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  73. <block name="VirtualMux_2" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  74. <block name="VirtualMux_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  75. <block name="BSPIM" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  76. </block>
  77. <block name="USBFS" BASE="0x0" SIZE="0x0" desc="USBFS" visible="true">
  78. <block name="bus_reset" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  79. <block name="ep_0" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  80. <block name="ep_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  81. <block name="USB" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  82. <block name="sof_int" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  83. <block name="arb_int" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  84. <block name="ep_2" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  85. <block name="Dp" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  86. <block name="dp_int" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  87. <block name="Clock_vbus" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  88. <block name="ep_3" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  89. <block name="ep_4" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  90. <block name="Dm" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  91. <register name="USBFS_PM_USB_CR0" address="0x40004394" bitWidth="8" desc="USB Power Mode Control Register 0">
  92. <field name="fsusbio_ref_en" from="0" to="0" access="RW" resetVal="" desc="" />
  93. <field name="fsusbio_pd_n" from="1" to="1" access="RW" resetVal="" desc="" />
  94. <field name="fsusbio_pd_pullup_n" from="2" to="2" access="RW" resetVal="" desc="" />
  95. </register>
  96. <register name="USBFS_PM_ACT_CFG" address="0x400043A5" bitWidth="8" desc="Active Power Mode Configuration Register" />
  97. <register name="USBFS_PM_STBY_CFG" address="0x400043B5" bitWidth="8" desc="Standby Power Mode Configuration Register" />
  98. <register name="USBFS_PRT.PS" address="0x400051F1" bitWidth="8" desc="Port Pin State Register">
  99. <field name="PinState_DP" from="6" to="6" access="R" resetVal="" desc="" />
  100. <field name="PinState_DM" from="7" to="7" access="R" resetVal="" desc="" />
  101. </register>
  102. <register name="USBFS_PRT_DM0" address="0x400051F2" bitWidth="8" desc="Port Drive Mode Register">
  103. <field name="DriveMode_DP" from="6" to="6" access="RW" resetVal="" desc="" />
  104. <field name="DriveMode_DM" from="7" to="7" access="RW" resetVal="" desc="" />
  105. </register>
  106. <register name="USBFS_PRT_DM1" address="0x400051F3" bitWidth="8" desc="Port Drive Mode Register">
  107. <field name="PullUp_en_DP" from="6" to="6" access="RW" resetVal="" desc="" />
  108. <field name="PullUp_en_DM" from="7" to="7" access="RW" resetVal="" desc="" />
  109. </register>
  110. <register name="USBFS_PRT.INP_DIS" address="0x400051F8" bitWidth="8" desc="Input buffer disable override">
  111. <field name="seinput_dis_dp" from="6" to="6" access="RW" resetVal="" desc="" />
  112. <field name="seinput_dis_dm" from="7" to="7" access="RW" resetVal="" desc="" />
  113. </register>
  114. <register name="USBFS_EP0_DR0" address="0x40006000" bitWidth="8" desc="bmRequestType" />
  115. <register name="USBFS_EP0_DR1" address="0x40006001" bitWidth="8" desc="bRequest" />
  116. <register name="USBFS_EP0_DR2" address="0x40006002" bitWidth="8" desc="wValueLo" />
  117. <register name="USBFS_EP0_DR3" address="0x40006003" bitWidth="8" desc="wValueHi" />
  118. <register name="USBFS_EP0_DR4" address="0x40006004" bitWidth="8" desc="wIndexLo" />
  119. <register name="USBFS_EP0_DR5" address="0x40006005" bitWidth="8" desc="wIndexHi" />
  120. <register name="USBFS_EP0_DR6" address="0x40006006" bitWidth="8" desc="lengthLo" />
  121. <register name="USBFS_EP0_DR7" address="0x40006007" bitWidth="8" desc="lengthHi" />
  122. <register name="USBFS_CR0" address="0x40006008" bitWidth="8" desc="USB Control Register 0">
  123. <field name="device_address" from="0" to="6" access="R" resetVal="" desc="" />
  124. <field name="usb_enable" from="7" to="7" access="RW" resetVal="" desc="" />
  125. </register>
  126. <register name="USBFS_CR1" address="0x40006009" bitWidth="8" desc="USB Control Register 1">
  127. <field name="reg_enable" from="0" to="0" access="RW" resetVal="" desc="" />
  128. <field name="enable_lock" from="1" to="1" access="RW" resetVal="" desc="" />
  129. <field name="bus_activity" from="2" to="2" access="RW" resetVal="" desc="" />
  130. <field name="trim_offset_msb" from="3" to="3" access="RW" resetVal="" desc="" />
  131. </register>
  132. <register name="USBFS_SIE_EP1_CR0" address="0x4000600E" bitWidth="8" desc="The Endpoint1 Control Register" />
  133. <register name="USBFS_USBIO_CR0" address="0x40006010" bitWidth="8" desc="USBIO Control Register 0">
  134. <field name="rd" from="0" to="0" access="R" resetVal="" desc="" />
  135. <field name="td" from="5" to="5" access="RW" resetVal="" desc="" />
  136. <field name="tse0" from="6" to="6" access="RW" resetVal="" desc="" />
  137. <field name="ten" from="7" to="7" access="RW" resetVal="" desc="" />
  138. </register>
  139. <register name="USBFS_USBIO_CR1" address="0x40006012" bitWidth="8" desc="USBIO Control Register 1">
  140. <field name="dmo" from="0" to="0" access="R" resetVal="" desc="" />
  141. <field name="dpo" from="1" to="1" access="R" resetVal="" desc="" />
  142. <field name="usbpuen" from="2" to="2" access="RW" resetVal="" desc="" />
  143. <field name="iomode" from="5" to="5" access="RW" resetVal="" desc="" />
  144. </register>
  145. <register name="USBFS_SIE_EP2_CR0" address="0x4000601E" bitWidth="8" desc="The Endpoint2 Control Register" />
  146. <register name="USBFS_SIE_EP3_CR0" address="0x4000602E" bitWidth="8" desc="The Endpoint3 Control Register" />
  147. <register name="USBFS_SIE_EP4_CR0" address="0x4000603E" bitWidth="8" desc="The Endpoint4 Control Register" />
  148. <register name="USBFS_SIE_EP5_CR0" address="0x4000604E" bitWidth="8" desc="The Endpoint5 Control Register" />
  149. <register name="USBFS_SIE_EP6_CR0" address="0x4000605E" bitWidth="8" desc="The Endpoint6 Control Register" />
  150. <register name="USBFS_SIE_EP7_CR0" address="0x4000606E" bitWidth="8" desc="The Endpoint7 Control Register" />
  151. <register name="USBFS_SIE_EP8_CR0" address="0x4000607E" bitWidth="8" desc="The Endpoint8 Control Register" />
  152. <register name="USBFS_BUF_SIZE" address="0x4000608C" bitWidth="8" desc="Dedicated Endpoint Buffer Size Register" />
  153. <register name="USBFS_EP_ACTIVE" address="0x4000608E" bitWidth="8" desc="Endpoint Active Indication Register" />
  154. <register name="USBFS_EP_TYPE" address="0x4000608F" bitWidth="8" desc="Endpoint Type (IN/OUT) Indication" />
  155. <register name="USBFS_USB_CLK_EN" address="0x4000609D" bitWidth="8" desc="USB Block Clock Enable Register" />
  156. </block>
  157. <block name="SD_MISO" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  158. <block name="timer_clock" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  159. <block name="SD_RX_DMA_COMPLETE" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  160. <block name="SD_TX_DMA" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  161. <block name="SD_TX_DMA_COMPLETE" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  162. <block name="SCSI_RX_DMA_COMPLETE" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  163. <block name="SCSI_RX_DMA" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  164. <block name="Debug_Timer_Interrupt" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  165. <block name="ZeroTerminal_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  166. <block name="SCSI_TX_DMA" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  167. <block name="SD_RX_DMA" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  168. <block name="SCSI_TX_DMA_COMPLETE" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  169. <block name="SD_CD" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  170. <block name="SD_Init_Clk" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  171. <block name="SD_DAT2" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  172. <block name="SCSI_CTL_PHASE" BASE="0x0" SIZE="0x0" desc="" visible="true">
  173. <register name="SCSI_CTL_PHASE_CONTROL_REG" address="0x40006472" bitWidth="8" desc="" />
  174. </block>
  175. <block name="SD_DAT1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  176. <block name="SCSI_Out_DBx" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  177. <block name="SCSI_In_DBx" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  178. <block name="SD_Clk_Ctl" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  179. <block name="SD_Data_Clk" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  180. <block name="SD_Clk_mux" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  181. <block name="OddParityGen_1" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  182. <block name="SCSI_CLK" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  183. <block name="SD_MOSI" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  184. <block name="SCSI_RST" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  185. <block name="SCSI_RST_ISR" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  186. <block name="SCSI_ATN" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  187. <block name="SCSI_Out" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  188. <block name="SCSI_In" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  189. <block name="CFG_EEPROM" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  190. <block name="SD_SCK" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  191. <block name="SD_CS" BASE="0x0" SIZE="0x0" desc="" visible="true" />
  192. </blockRegMap>