scsi_accel_target.cpp 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /**
  2. * ZuluSCSI™ - Copyright (c) 2022-2025 Rabbit Hole Computing™
  3. *
  4. * This work incorporates work from the following
  5. * Copyright (c) 2023 joshua stein <jcs@jcs.org>
  6. *
  7. * ZuluSCSI™ firmware is licensed under the GPL version 3 or any later version.
  8. *
  9. * https://www.gnu.org/licenses/gpl-3.0.html
  10. * ----
  11. * This program is free software: you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 3 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program.  If not, see <https://www.gnu.org/licenses/>.
  23. **/
  24. /* Data flow in SCSI acceleration:
  25. *
  26. * 1. Application provides a buffer of bytes to send.
  27. * 2. Code in this module adds parity bit to the bytes and packs two bytes into 32 bit words.
  28. * 3. DMA controller copies the words to PIO peripheral FIFO.
  29. * 4. PIO peripheral handles low-level SCSI handshake and writes bytes and parity to GPIO.
  30. */
  31. #include "BlueSCSI_platform.h"
  32. #include "BlueSCSI_log.h"
  33. #include "scsi_accel_target.h"
  34. #include "timings_RP2MCU.h"
  35. #include <hardware/pio.h>
  36. #include <hardware/dma.h>
  37. #include <hardware/irq.h>
  38. #include <hardware/structs/iobank0.h>
  39. #include <hardware/sync.h>
  40. #include <pico/multicore.h>
  41. #ifdef ENABLE_AUDIO_OUTPUT_SPDIF
  42. #include "audio_spdif.h"
  43. #endif // ENABLE_AUDIO_OUTPUT_SPDIF
  44. #include "scsi_accel_target_RP2MCU.pio.h"
  45. // SCSI bus write acceleration uses up to 3 PIO state machines:
  46. // SM0: Convert data bytes to lookup addresses to add parity
  47. // SM1: Write data to SCSI bus
  48. // SM2: For synchronous mode only, count ACK pulses
  49. #ifdef BLUESCSI_NETWORK
  50. # define SCSI_DMA_PIO pio0
  51. # define SCSI_PARITY_SM 1
  52. # define SCSI_DATA_SM 2
  53. # define SCSI_SYNC_SM 3
  54. #else
  55. # define SCSI_DMA_PIO pio0
  56. # define SCSI_PARITY_SM 0
  57. # define SCSI_DATA_SM 1
  58. # define SCSI_SYNC_SM 2
  59. #endif // BLUESCSI_NETWORK
  60. // SCSI bus write acceleration uses 3 or 4 DMA channels (data flow A->B->C->D):
  61. // A: Bytes from RAM to scsi_parity PIO
  62. // B: Addresses from scsi_parity PIO to lookup DMA READ_ADDR register
  63. // C: Lookup from g_scsi_parity_lookup and copy to scsi_accel_async_write or scsi_sync_write PIO
  64. // D: For sync transfers, scsi_sync_write to scsi_sync_write_pacer PIO
  65. //
  66. // SCSI bus read acceleration uses 4 DMA channels (data flow D->C->B->A):
  67. // A: Bytes from scsi_read_parity PIO to memory buffer
  68. // B: Lookup from g_scsi_parity_check_lookup and copy to scsi_read_parity PIO
  69. // C: Addresses from scsi_accel_read PIO to lookup DMA READ_ADDR register
  70. // D: From pacer to data state machine to trigger transfers
  71. #ifdef BLUESCSI_NETWORK
  72. # define SCSI_DMA_CH_A 6
  73. # define SCSI_DMA_CH_B 7
  74. # define SCSI_DMA_CH_C 8
  75. # define SCSI_DMA_CH_D 9
  76. #else
  77. # define SCSI_DMA_CH_A 0
  78. # define SCSI_DMA_CH_B 1
  79. # define SCSI_DMA_CH_C 2
  80. # define SCSI_DMA_CH_D 3
  81. #endif
  82. static struct {
  83. uint8_t *app_buf; // Buffer provided by application
  84. uint32_t app_bytes; // Bytes available in application buffer
  85. uint32_t dma_bytes; // Bytes that have been scheduled for DMA so far
  86. uint8_t *next_app_buf; // Next buffer from application after current one finishes
  87. uint32_t next_app_bytes; // Bytes in next buffer
  88. // Synchronous mode?
  89. int syncOffset;
  90. int syncPeriod;
  91. int syncOffsetDivider; // Autopush/autopull threshold for the write pacer state machine
  92. int syncOffsetPreload; // Number of items to preload in the RX fifo of scsi_sync_write
  93. // PIO configurations
  94. uint32_t pio_offset_parity;
  95. uint32_t pio_offset_async_write;
  96. uint32_t pio_offset_sync_write_pacer;
  97. uint32_t pio_offset_sync_write;
  98. uint32_t pio_offset_read;
  99. uint32_t pio_offset_read_parity;
  100. uint32_t pio_offset_sync_read_pacer;
  101. pio_sm_config pio_cfg_parity;
  102. pio_sm_config pio_cfg_async_write;
  103. pio_sm_config pio_cfg_sync_write_pacer;
  104. pio_sm_config pio_cfg_sync_write;
  105. pio_sm_config pio_cfg_read;
  106. pio_sm_config pio_cfg_read_parity;
  107. pio_sm_config pio_cfg_sync_read_pacer;
  108. bool pio_removed_parity;
  109. bool pio_removed_async_write;
  110. bool pio_removed_sync_write_pacer;
  111. bool pio_removed_sync_write;
  112. bool pio_removed_read;
  113. bool pio_removed_read_parity;
  114. bool pio_removed_sync_read_pacer;
  115. // DMA configurations for write
  116. dma_channel_config dmacfg_write_chA; // Data from RAM to scsi_parity PIO
  117. dma_channel_config dmacfg_write_chB; // Addresses from scsi_parity PIO to lookup DMA
  118. dma_channel_config dmacfg_write_chC; // Data from g_scsi_parity_lookup to scsi write PIO
  119. dma_channel_config dmacfg_write_chD; // In synchronous mode only, transfer between state machines
  120. // DMA configurations for read
  121. dma_channel_config dmacfg_read_chA; // Data to destination memory buffer
  122. dma_channel_config dmacfg_read_chB; // From lookup table to scsi_read_parity PIO
  123. dma_channel_config dmacfg_read_chC; // From scsi_accel_read to channel B READ_ADDR
  124. dma_channel_config dmacfg_read_chD; // From pacer to data state machine
  125. } g_scsi_dma;
  126. enum scsidma_state_t { SCSIDMA_IDLE = 0,
  127. SCSIDMA_WRITE, SCSIDMA_WRITE_DONE,
  128. SCSIDMA_READ, SCSIDMA_READ_DONE };
  129. static const char* scsidma_states[5] = {"IDLE", "WRITE", "WRITE_DONE", "READ", "READ_DONE"};
  130. static volatile scsidma_state_t g_scsi_dma_state;
  131. static bool g_channels_claimed = false;
  132. static void scsidma_config_gpio();
  133. void scsi_accel_log_state()
  134. {
  135. logmsg("SCSI DMA state: ", scsidma_states[g_scsi_dma_state]);
  136. logmsg("Current buffer: ", g_scsi_dma.dma_bytes, "/", g_scsi_dma.app_bytes, ", next ", g_scsi_dma.next_app_bytes, " bytes");
  137. logmsg("SyncOffset: ", g_scsi_dma.syncOffset, " SyncPeriod ", g_scsi_dma.syncPeriod);
  138. logmsg("PIO Parity SM:",
  139. " tx_fifo ", (int)pio_sm_get_tx_fifo_level(SCSI_DMA_PIO, SCSI_PARITY_SM),
  140. ", rx_fifo ", (int)pio_sm_get_rx_fifo_level(SCSI_DMA_PIO, SCSI_PARITY_SM),
  141. ", pc ", (int)pio_sm_get_pc(SCSI_DMA_PIO, SCSI_PARITY_SM),
  142. ", instr ", SCSI_DMA_PIO->sm[SCSI_PARITY_SM].instr);
  143. logmsg("PIO Data SM:",
  144. " tx_fifo ", (int)pio_sm_get_tx_fifo_level(SCSI_DMA_PIO, SCSI_DATA_SM),
  145. ", rx_fifo ", (int)pio_sm_get_rx_fifo_level(SCSI_DMA_PIO, SCSI_DATA_SM),
  146. ", pc ", (int)pio_sm_get_pc(SCSI_DMA_PIO, SCSI_DATA_SM),
  147. ", instr ", SCSI_DMA_PIO->sm[SCSI_DATA_SM].instr);
  148. logmsg("PIO Sync SM:",
  149. " tx_fifo ", (int)pio_sm_get_tx_fifo_level(SCSI_DMA_PIO, SCSI_SYNC_SM),
  150. ", rx_fifo ", (int)pio_sm_get_rx_fifo_level(SCSI_DMA_PIO, SCSI_SYNC_SM),
  151. ", pc ", (int)pio_sm_get_pc(SCSI_DMA_PIO, SCSI_SYNC_SM),
  152. ", instr ", SCSI_DMA_PIO->sm[SCSI_SYNC_SM].instr);
  153. logmsg("DMA CH A:",
  154. " ctrl: ", dma_hw->ch[SCSI_DMA_CH_A].ctrl_trig,
  155. " count: ", dma_hw->ch[SCSI_DMA_CH_A].transfer_count);
  156. logmsg("DMA CH B:",
  157. " ctrl: ", dma_hw->ch[SCSI_DMA_CH_B].ctrl_trig,
  158. " count: ", dma_hw->ch[SCSI_DMA_CH_B].transfer_count);
  159. logmsg("DMA CH C:",
  160. " ctrl: ", dma_hw->ch[SCSI_DMA_CH_C].ctrl_trig,
  161. " count: ", dma_hw->ch[SCSI_DMA_CH_C].transfer_count);
  162. logmsg("DMA CH D:",
  163. " ctrl: ", dma_hw->ch[SCSI_DMA_CH_D].ctrl_trig,
  164. " count: ", dma_hw->ch[SCSI_DMA_CH_D].transfer_count);
  165. logmsg("GPIO states: ", sio_hw->gpio_in);
  166. }
  167. /****************************************/
  168. /* Accelerated writes to SCSI bus */
  169. /****************************************/
  170. // Load the SCSI parity state machine with the address of the parity lookup table.
  171. // Also sets up DMA channels B and C
  172. static void config_parity_sm_for_write()
  173. {
  174. // Load base address to state machine register X
  175. uint32_t addrbase = (uint32_t)&g_scsi_parity_lookup[0];
  176. assert((addrbase & 0x1FF) == 0);
  177. pio_sm_init(SCSI_DMA_PIO, SCSI_PARITY_SM, g_scsi_dma.pio_offset_parity, &g_scsi_dma.pio_cfg_parity);
  178. pio_sm_put(SCSI_DMA_PIO, SCSI_PARITY_SM, addrbase >> 9);
  179. pio_sm_exec(SCSI_DMA_PIO, SCSI_PARITY_SM, pio_encode_pull(false, false));
  180. pio_sm_exec(SCSI_DMA_PIO, SCSI_PARITY_SM, pio_encode_mov(pio_x, pio_osr));
  181. // DMA channel B will copy addresses from parity PIO to DMA channel C read address register.
  182. // It is triggered by the parity SM RX FIFO request
  183. dma_channel_configure(SCSI_DMA_CH_B,
  184. &g_scsi_dma.dmacfg_write_chB,
  185. &dma_hw->ch[SCSI_DMA_CH_C].al3_read_addr_trig,
  186. &SCSI_DMA_PIO->rxf[SCSI_PARITY_SM],
  187. 1, true);
  188. // DMA channel C will read g_scsi_parity_lookup to copy data + parity to SCSI write state machine.
  189. // It is triggered by SCSI write machine TX FIFO request and chains to re-enable channel B.
  190. dma_channel_configure(SCSI_DMA_CH_C,
  191. &g_scsi_dma.dmacfg_write_chC,
  192. &SCSI_DMA_PIO->txf[SCSI_DATA_SM],
  193. NULL,
  194. 1, false);
  195. }
  196. static void start_dma_write()
  197. {
  198. if (g_scsi_dma.app_bytes <= g_scsi_dma.dma_bytes)
  199. {
  200. // Buffer has been fully processed, swap it
  201. g_scsi_dma.dma_bytes = 0;
  202. g_scsi_dma.app_buf = g_scsi_dma.next_app_buf;
  203. g_scsi_dma.app_bytes = g_scsi_dma.next_app_bytes;
  204. g_scsi_dma.next_app_buf = 0;
  205. g_scsi_dma.next_app_bytes = 0;
  206. }
  207. // Check if we are all done.
  208. // From SCSIDMA_WRITE_DONE state we can either go to IDLE in stopWrite()
  209. // or back to WRITE in startWrite().
  210. uint32_t bytes_to_send = g_scsi_dma.app_bytes - g_scsi_dma.dma_bytes;
  211. if (bytes_to_send == 0)
  212. {
  213. g_scsi_dma_state = SCSIDMA_WRITE_DONE;
  214. return;
  215. }
  216. uint8_t *src_buf = &g_scsi_dma.app_buf[g_scsi_dma.dma_bytes];
  217. g_scsi_dma.dma_bytes += bytes_to_send;
  218. // Start DMA from current buffer to parity generator
  219. dma_channel_configure(SCSI_DMA_CH_A,
  220. &g_scsi_dma.dmacfg_write_chA,
  221. &SCSI_DMA_PIO->txf[SCSI_PARITY_SM],
  222. src_buf,
  223. bytes_to_send,
  224. true
  225. );
  226. }
  227. void scsi_accel_rp2040_startWrite(const uint8_t* data, uint32_t count, volatile int *resetFlag)
  228. {
  229. // Any read requests should be matched with a stopRead()
  230. assert(g_scsi_dma_state != SCSIDMA_READ && g_scsi_dma_state != SCSIDMA_READ_DONE);
  231. uint32_t saved_irq = save_and_disable_interrupts();
  232. if (g_scsi_dma_state == SCSIDMA_WRITE)
  233. {
  234. if (!g_scsi_dma.next_app_buf && data == g_scsi_dma.app_buf + g_scsi_dma.app_bytes)
  235. {
  236. // Combine with currently running request
  237. g_scsi_dma.app_bytes += count;
  238. count = 0;
  239. }
  240. else if (data == g_scsi_dma.next_app_buf + g_scsi_dma.next_app_bytes)
  241. {
  242. // Combine with queued request
  243. g_scsi_dma.next_app_bytes += count;
  244. count = 0;
  245. }
  246. else if (!g_scsi_dma.next_app_buf)
  247. {
  248. // Add as queued request
  249. g_scsi_dma.next_app_buf = (uint8_t*)data;
  250. g_scsi_dma.next_app_bytes = count;
  251. count = 0;
  252. }
  253. }
  254. restore_interrupts(saved_irq);
  255. // Check if the request was combined
  256. if (count == 0) return;
  257. if (g_scsi_dma_state != SCSIDMA_IDLE && g_scsi_dma_state != SCSIDMA_WRITE_DONE)
  258. {
  259. // Wait for previous request to finish
  260. scsi_accel_rp2040_finishWrite(resetFlag);
  261. if (*resetFlag)
  262. {
  263. return;
  264. }
  265. }
  266. bool must_reconfig_gpio = (g_scsi_dma_state == SCSIDMA_IDLE);
  267. g_scsi_dma_state = SCSIDMA_WRITE;
  268. g_scsi_dma.app_buf = (uint8_t*)data;
  269. g_scsi_dma.app_bytes = count;
  270. g_scsi_dma.dma_bytes = 0;
  271. g_scsi_dma.next_app_buf = 0;
  272. g_scsi_dma.next_app_bytes = 0;
  273. if (must_reconfig_gpio)
  274. {
  275. SCSI_ENABLE_DATA_OUT();
  276. if (g_scsi_dma.syncOffset == 0)
  277. {
  278. // Asynchronous write
  279. config_parity_sm_for_write();
  280. pio_sm_init(SCSI_DMA_PIO, SCSI_DATA_SM, g_scsi_dma.pio_offset_async_write, &g_scsi_dma.pio_cfg_async_write);
  281. scsidma_config_gpio();
  282. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_DATA_SM, true);
  283. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_PARITY_SM, true);
  284. }
  285. else
  286. {
  287. // Synchronous write
  288. // Data state machine writes data to SCSI bus and dummy bits to its RX fifo.
  289. // Sync state machine empties the dummy bits every time ACK is received, to control the transmit pace.
  290. config_parity_sm_for_write();
  291. pio_sm_init(SCSI_DMA_PIO, SCSI_DATA_SM, g_scsi_dma.pio_offset_sync_write, &g_scsi_dma.pio_cfg_sync_write);
  292. pio_sm_init(SCSI_DMA_PIO, SCSI_SYNC_SM, g_scsi_dma.pio_offset_sync_write_pacer, &g_scsi_dma.pio_cfg_sync_write_pacer);
  293. scsidma_config_gpio();
  294. // Prefill RX fifo to set the syncOffset
  295. for (int i = 0; i < g_scsi_dma.syncOffsetPreload; i++)
  296. {
  297. pio_sm_exec(SCSI_DMA_PIO, SCSI_DATA_SM,
  298. pio_encode_push(false, false) | pio_encode_sideset(1, 1));
  299. }
  300. // Fill the pacer TX fifo
  301. // DMA should start transferring only after ACK pulses are received
  302. for (int i = 0; i < 4; i++)
  303. {
  304. pio_sm_put(SCSI_DMA_PIO, SCSI_SYNC_SM, 0);
  305. }
  306. // Fill the pacer OSR
  307. pio_sm_exec(SCSI_DMA_PIO, SCSI_SYNC_SM,
  308. pio_encode_mov(pio_osr, pio_null));
  309. // Start DMA transfer to move dummy bits to write pacer
  310. dma_channel_configure(SCSI_DMA_CH_D,
  311. &g_scsi_dma.dmacfg_write_chD,
  312. &SCSI_DMA_PIO->txf[SCSI_SYNC_SM],
  313. &SCSI_DMA_PIO->rxf[SCSI_DATA_SM],
  314. 0xFFFFFFFF,
  315. true
  316. );
  317. // Enable state machines
  318. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_SYNC_SM, true);
  319. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_DATA_SM, true);
  320. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_PARITY_SM, true);
  321. }
  322. dma_channel_set_irq0_enabled(SCSI_DMA_CH_A, true);
  323. }
  324. start_dma_write();
  325. }
  326. bool scsi_accel_rp2040_isWriteFinished(const uint8_t* data)
  327. {
  328. // Check if everything has completed
  329. if (g_scsi_dma_state == SCSIDMA_IDLE || g_scsi_dma_state == SCSIDMA_WRITE_DONE)
  330. {
  331. return true;
  332. }
  333. if (!data)
  334. return false;
  335. // Check if this data item is still in queue.
  336. bool finished = true;
  337. uint32_t saved_irq = save_and_disable_interrupts();
  338. if (data >= g_scsi_dma.app_buf &&
  339. data < g_scsi_dma.app_buf + g_scsi_dma.app_bytes &&
  340. (uint32_t)data >= dma_hw->ch[SCSI_DMA_CH_A].al1_read_addr)
  341. {
  342. finished = false; // In current transfer
  343. }
  344. else if (data >= g_scsi_dma.next_app_buf &&
  345. data < g_scsi_dma.next_app_buf + g_scsi_dma.next_app_bytes)
  346. {
  347. finished = false; // In queued transfer
  348. }
  349. restore_interrupts(saved_irq);
  350. return finished;
  351. }
  352. // Once DMA has finished, check if all PIO queues have been drained
  353. static bool scsi_accel_rp2040_isWriteDone()
  354. {
  355. // Check if data is still waiting in PIO FIFO
  356. if (!pio_sm_is_tx_fifo_empty(SCSI_DMA_PIO, SCSI_PARITY_SM) ||
  357. !pio_sm_is_rx_fifo_empty(SCSI_DMA_PIO, SCSI_PARITY_SM) ||
  358. !pio_sm_is_tx_fifo_empty(SCSI_DMA_PIO, SCSI_DATA_SM))
  359. {
  360. return false;
  361. }
  362. if (g_scsi_dma.syncOffset > 0)
  363. {
  364. // Check if all bytes of synchronous write have been acknowledged
  365. if (pio_sm_get_rx_fifo_level(SCSI_DMA_PIO, SCSI_DATA_SM) > g_scsi_dma.syncOffsetPreload)
  366. return false;
  367. }
  368. else
  369. {
  370. // Check if state machine has written out its OSR
  371. if (pio_sm_get_pc(SCSI_DMA_PIO, SCSI_DATA_SM) != g_scsi_dma.pio_offset_async_write)
  372. return false;
  373. }
  374. // Check if ACK of the final byte has finished
  375. if (SCSI_IN(ACK))
  376. return false;
  377. return true;
  378. }
  379. static void scsi_accel_rp2040_stopWrite(volatile int *resetFlag)
  380. {
  381. // Wait for TX fifo to be empty and ACK to go high
  382. // For synchronous writes wait for all ACKs to be received also
  383. uint32_t start = millis();
  384. while (!scsi_accel_rp2040_isWriteDone() && !*resetFlag)
  385. {
  386. if ((uint32_t)(millis() - start) > 5000)
  387. {
  388. logmsg("scsi_accel_rp2040_stopWrite() timeout");
  389. scsi_accel_log_state();
  390. *resetFlag = 1;
  391. break;
  392. }
  393. }
  394. dma_channel_abort(SCSI_DMA_CH_A);
  395. dma_channel_abort(SCSI_DMA_CH_B);
  396. dma_channel_abort(SCSI_DMA_CH_C);
  397. dma_channel_abort(SCSI_DMA_CH_D);
  398. dma_channel_set_irq0_enabled(SCSI_DMA_CH_A, false);
  399. g_scsi_dma_state = SCSIDMA_IDLE;
  400. SCSI_RELEASE_DATA_REQ();
  401. scsidma_config_gpio();
  402. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_PARITY_SM, false);
  403. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_DATA_SM, false);
  404. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_SYNC_SM, false);
  405. }
  406. void scsi_accel_rp2040_finishWrite(volatile int *resetFlag)
  407. {
  408. uint32_t start = millis();
  409. while (g_scsi_dma_state != SCSIDMA_IDLE && !*resetFlag)
  410. {
  411. if ((uint32_t)(millis() - start) > 5000)
  412. {
  413. logmsg("scsi_accel_rp2040_finishWrite() timeout");
  414. scsi_accel_log_state();
  415. *resetFlag = 1;
  416. break;
  417. }
  418. if (g_scsi_dma_state == SCSIDMA_WRITE_DONE || *resetFlag)
  419. {
  420. // DMA done, wait for PIO to finish also and reconfig GPIO.
  421. scsi_accel_rp2040_stopWrite(resetFlag);
  422. }
  423. }
  424. }
  425. /****************************************/
  426. /* Accelerated reads from SCSI bus */
  427. /****************************************/
  428. // Load the SCSI read state machine with the address of the parity lookup table.
  429. // Also sets up DMA channels B, C and D
  430. static void config_parity_sm_for_read()
  431. {
  432. // Configure parity check state machine
  433. pio_sm_init(SCSI_DMA_PIO, SCSI_PARITY_SM, g_scsi_dma.pio_offset_read_parity, &g_scsi_dma.pio_cfg_read_parity);
  434. // Load base address to state machine register X
  435. uint32_t addrbase = (uint32_t)&g_scsi_parity_check_lookup[0];
  436. assert((addrbase & 0x3FF) == 0);
  437. pio_sm_init(SCSI_DMA_PIO, SCSI_DATA_SM, g_scsi_dma.pio_offset_read, &g_scsi_dma.pio_cfg_read);
  438. pio_sm_put(SCSI_DMA_PIO, SCSI_DATA_SM, addrbase >> 10);
  439. pio_sm_exec(SCSI_DMA_PIO, SCSI_DATA_SM, pio_encode_pull(false, false) | pio_encode_sideset(1, 1));
  440. pio_sm_exec(SCSI_DMA_PIO, SCSI_DATA_SM, pio_encode_mov(pio_y, pio_osr) | pio_encode_sideset(1, 1));
  441. // For synchronous mode, the REQ pin is driven by SCSI_SYNC_SM, so disable it in SCSI_DATA_SM
  442. if (g_scsi_dma.syncOffset > 0)
  443. {
  444. pio_sm_set_sideset_pins(SCSI_DMA_PIO, SCSI_DATA_SM, 0);
  445. }
  446. // DMA channel B will read g_scsi_parity_check_lookup and write to scsi_read_parity PIO.
  447. dma_channel_configure(SCSI_DMA_CH_B,
  448. &g_scsi_dma.dmacfg_read_chB,
  449. &SCSI_DMA_PIO->txf[SCSI_PARITY_SM],
  450. NULL,
  451. 1, false);
  452. // DMA channel C will copy addresses from data PIO to DMA channel B read address register.
  453. // It is triggered by the data SM RX FIFO request.
  454. // This triggers channel B by writing to READ_ADDR_TRIG
  455. // Channel B chaining re-enables this channel.
  456. dma_channel_configure(SCSI_DMA_CH_C,
  457. &g_scsi_dma.dmacfg_read_chC,
  458. &dma_hw->ch[SCSI_DMA_CH_B].al3_read_addr_trig,
  459. &SCSI_DMA_PIO->rxf[SCSI_DATA_SM],
  460. 1, true);
  461. if (g_scsi_dma.syncOffset == 0)
  462. {
  463. // DMA channel D will copy dummy words to scsi_accel_read PIO to set the number
  464. // of bytes to transfer.
  465. static const uint32_t dummy = 0;
  466. dma_channel_configure(SCSI_DMA_CH_D,
  467. &g_scsi_dma.dmacfg_read_chD,
  468. &SCSI_DMA_PIO->txf[SCSI_DATA_SM],
  469. &dummy,
  470. 0, false);
  471. }
  472. else
  473. {
  474. pio_sm_init(SCSI_DMA_PIO, SCSI_SYNC_SM, g_scsi_dma.pio_offset_sync_read_pacer, &g_scsi_dma.pio_cfg_sync_read_pacer);
  475. // DMA channel D will copy words from scsi_sync_read_pacer to scsi_accel_read PIO
  476. // to control the offset between REQ pulses sent and ACK pulses received.
  477. dma_channel_configure(SCSI_DMA_CH_D,
  478. &g_scsi_dma.dmacfg_read_chD,
  479. &SCSI_DMA_PIO->txf[SCSI_DATA_SM],
  480. &SCSI_DMA_PIO->rxf[SCSI_SYNC_SM],
  481. 0, false);
  482. }
  483. // Clear PIO IRQ flag that is used to detect parity error
  484. SCSI_DMA_PIO->irq = 1;
  485. }
  486. static void start_dma_read()
  487. {
  488. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_PARITY_SM, false);
  489. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_DATA_SM, false);
  490. pio_sm_clear_fifos(SCSI_DMA_PIO, SCSI_PARITY_SM);
  491. pio_sm_clear_fifos(SCSI_DMA_PIO, SCSI_DATA_SM);
  492. if (g_scsi_dma.app_bytes <= g_scsi_dma.dma_bytes)
  493. {
  494. // Buffer has been fully processed, swap it
  495. g_scsi_dma.dma_bytes = 0;
  496. g_scsi_dma.app_buf = g_scsi_dma.next_app_buf;
  497. g_scsi_dma.app_bytes = g_scsi_dma.next_app_bytes;
  498. g_scsi_dma.next_app_buf = 0;
  499. g_scsi_dma.next_app_bytes = 0;
  500. }
  501. // Check if we are all done.
  502. // From SCSIDMA_READ_DONE state we can either go to IDLE in stopRead()
  503. // or back to READ in startWrite().
  504. uint32_t bytes_to_read = g_scsi_dma.app_bytes - g_scsi_dma.dma_bytes;
  505. if (bytes_to_read == 0)
  506. {
  507. g_scsi_dma_state = SCSIDMA_READ_DONE;
  508. return;
  509. }
  510. if (g_scsi_dma.syncOffset == 0)
  511. {
  512. // Start sending dummy words to scsi_accel_read state machine
  513. dma_channel_set_trans_count(SCSI_DMA_CH_D, bytes_to_read, true);
  514. }
  515. else
  516. {
  517. // Set number of bytes to receive to the scsi_sync_read_pacer state machine register X
  518. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_SYNC_SM, false);
  519. hw_clear_bits(&SCSI_DMA_PIO->sm[SCSI_SYNC_SM].shiftctrl, PIO_SM0_SHIFTCTRL_FJOIN_RX_BITS);
  520. pio_sm_put(SCSI_DMA_PIO, SCSI_SYNC_SM, bytes_to_read - 1);
  521. pio_sm_exec(SCSI_DMA_PIO, SCSI_SYNC_SM, pio_encode_pull(false, false) | pio_encode_sideset(1, 1));
  522. pio_sm_exec(SCSI_DMA_PIO, SCSI_SYNC_SM, pio_encode_mov(pio_x, pio_osr) | pio_encode_sideset(1, 1));
  523. hw_set_bits(&SCSI_DMA_PIO->sm[SCSI_SYNC_SM].shiftctrl, PIO_SM0_SHIFTCTRL_FJOIN_RX_BITS);
  524. // Prefill FIFOs to get correct syncOffset
  525. int prefill = 12 - g_scsi_dma.syncOffset;
  526. // Always at least 1 word to avoid race condition between REQ and ACK pulses
  527. if (prefill < 1) prefill = 1;
  528. // Up to 4 words in SCSI_DATA_SM TX fifo
  529. for (int i = 0; i < 4 && prefill > 0; i++)
  530. {
  531. pio_sm_put(SCSI_DMA_PIO, SCSI_DATA_SM, 0);
  532. prefill--;
  533. }
  534. // Up to 8 words in SCSI_SYNC_SM RX fifo
  535. for (int i = 0; i < 8 && prefill > 0; i++)
  536. {
  537. pio_sm_exec(SCSI_DMA_PIO, SCSI_SYNC_SM, pio_encode_push(false, false) | pio_encode_sideset(1, 1));
  538. prefill--;
  539. }
  540. pio_sm_exec(SCSI_DMA_PIO, SCSI_SYNC_SM, pio_encode_jmp(g_scsi_dma.pio_offset_sync_read_pacer) | pio_encode_sideset(1, 1));
  541. // Start transfers
  542. dma_channel_set_trans_count(SCSI_DMA_CH_D, bytes_to_read, true);
  543. }
  544. // Start DMA to fill the destination buffer
  545. uint8_t *dest_buf = &g_scsi_dma.app_buf[g_scsi_dma.dma_bytes];
  546. g_scsi_dma.dma_bytes += bytes_to_read;
  547. dma_channel_configure(SCSI_DMA_CH_A,
  548. &g_scsi_dma.dmacfg_read_chA,
  549. dest_buf,
  550. &SCSI_DMA_PIO->rxf[SCSI_PARITY_SM],
  551. bytes_to_read,
  552. true
  553. );
  554. // Ready to start the data and parity check state machines
  555. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_PARITY_SM, true);
  556. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_DATA_SM, true);
  557. if (g_scsi_dma.syncOffset > 0)
  558. {
  559. // Start sending REQ pulses
  560. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_SYNC_SM, true);
  561. }
  562. }
  563. void scsi_accel_rp2040_startRead(uint8_t *data, uint32_t count, int *parityError, volatile int *resetFlag)
  564. {
  565. // Any write requests should be matched with a stopWrite()
  566. assert(g_scsi_dma_state != SCSIDMA_WRITE && g_scsi_dma_state != SCSIDMA_WRITE_DONE);
  567. uint32_t saved_irq = save_and_disable_interrupts();
  568. if (g_scsi_dma_state == SCSIDMA_READ)
  569. {
  570. if (!g_scsi_dma.next_app_buf && data == g_scsi_dma.app_buf + g_scsi_dma.app_bytes)
  571. {
  572. // Combine with currently running request
  573. g_scsi_dma.app_bytes += count;
  574. count = 0;
  575. }
  576. else if (data == g_scsi_dma.next_app_buf + g_scsi_dma.next_app_bytes)
  577. {
  578. // Combine with queued request
  579. g_scsi_dma.next_app_bytes += count;
  580. count = 0;
  581. }
  582. else if (!g_scsi_dma.next_app_buf)
  583. {
  584. // Add as queued request
  585. g_scsi_dma.next_app_buf = (uint8_t*)data;
  586. g_scsi_dma.next_app_bytes = count;
  587. count = 0;
  588. }
  589. }
  590. restore_interrupts(saved_irq);
  591. // Check if the request was combined
  592. if (count == 0) return;
  593. if (g_scsi_dma_state != SCSIDMA_IDLE && g_scsi_dma_state != SCSIDMA_READ_DONE)
  594. {
  595. // Wait for previous request to finish
  596. scsi_accel_rp2040_finishRead(NULL, 0, parityError, resetFlag);
  597. if (*resetFlag)
  598. {
  599. return;
  600. }
  601. }
  602. bool must_reconfig_gpio = (g_scsi_dma_state == SCSIDMA_IDLE);
  603. g_scsi_dma_state = SCSIDMA_READ;
  604. g_scsi_dma.app_buf = (uint8_t*)data;
  605. g_scsi_dma.app_bytes = count;
  606. g_scsi_dma.dma_bytes = 0;
  607. g_scsi_dma.next_app_buf = 0;
  608. g_scsi_dma.next_app_bytes = 0;
  609. if (must_reconfig_gpio)
  610. {
  611. config_parity_sm_for_read();
  612. scsidma_config_gpio();
  613. dma_channel_set_irq0_enabled(SCSI_DMA_CH_A, true);
  614. }
  615. start_dma_read();
  616. }
  617. bool scsi_accel_rp2040_isReadFinished(const uint8_t* data)
  618. {
  619. // Check if everything has completed
  620. if (g_scsi_dma_state == SCSIDMA_IDLE || g_scsi_dma_state == SCSIDMA_READ_DONE)
  621. {
  622. return true;
  623. }
  624. if (!data)
  625. return false;
  626. // Check if this data item is still in queue.
  627. bool finished = true;
  628. uint32_t saved_irq = save_and_disable_interrupts();
  629. if (data >= g_scsi_dma.app_buf &&
  630. data < g_scsi_dma.app_buf + g_scsi_dma.app_bytes &&
  631. (uint32_t)data >= dma_hw->ch[SCSI_DMA_CH_A].write_addr)
  632. {
  633. finished = false; // In current transfer
  634. }
  635. else if (data >= g_scsi_dma.next_app_buf &&
  636. data < g_scsi_dma.next_app_buf + g_scsi_dma.next_app_bytes)
  637. {
  638. finished = false; // In queued transfer
  639. }
  640. restore_interrupts(saved_irq);
  641. return finished;
  642. }
  643. static void scsi_accel_rp2040_stopRead()
  644. {
  645. dma_channel_abort(SCSI_DMA_CH_A);
  646. dma_channel_abort(SCSI_DMA_CH_B);
  647. dma_channel_abort(SCSI_DMA_CH_C);
  648. dma_channel_abort(SCSI_DMA_CH_D);
  649. dma_channel_set_irq0_enabled(SCSI_DMA_CH_A, false);
  650. g_scsi_dma_state = SCSIDMA_IDLE;
  651. SCSI_RELEASE_DATA_REQ();
  652. scsidma_config_gpio();
  653. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_PARITY_SM, false);
  654. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_DATA_SM, false);
  655. pio_sm_set_enabled(SCSI_DMA_PIO, SCSI_SYNC_SM, false);
  656. }
  657. void scsi_accel_rp2040_finishRead(const uint8_t *data, uint32_t count, int *parityError, volatile int *resetFlag)
  658. {
  659. uint32_t start = millis();
  660. const uint8_t *query_addr = (data ? (data + count - 1) : NULL);
  661. while (!scsi_accel_rp2040_isReadFinished(query_addr) && !*resetFlag)
  662. {
  663. if ((uint32_t)(millis() - start) > 5000)
  664. {
  665. logmsg("scsi_accel_rp2040_finishRead timeout");
  666. scsi_accel_log_state();
  667. *resetFlag = 1;
  668. break;
  669. }
  670. }
  671. if (g_scsi_dma_state == SCSIDMA_READ_DONE || *resetFlag)
  672. {
  673. // This was last buffer, release bus
  674. scsi_accel_rp2040_stopRead();
  675. }
  676. // Check if any parity errors have been detected during the transfer so far
  677. if (parityError != NULL && (SCSI_DMA_PIO->irq & 1))
  678. {
  679. dbgmsg("scsi_accel_rp2040_finishRead(", bytearray(data, count), ") detected parity error");
  680. *parityError = true;
  681. }
  682. }
  683. /*******************************************************/
  684. /* Write SCSI PIO program timings and ACK pin */
  685. /*******************************************************/
  686. static void blue_pio_remove_program(PIO pio, const pio_program_t *program, uint loaded_offset, bool &removed)
  687. {
  688. if (!removed)
  689. {
  690. pio_remove_program(pio, program, loaded_offset);
  691. removed = true;
  692. }
  693. }
  694. static int pio_add_scsi_accel_async_write_program()
  695. {
  696. blue_pio_remove_program(SCSI_DMA_PIO,
  697. &scsi_accel_async_write_program,
  698. g_scsi_dma.pio_offset_async_write,
  699. g_scsi_dma.pio_removed_async_write);
  700. uint16_t rewrote_instructions[sizeof(scsi_accel_async_write_program_instructions)/sizeof(scsi_accel_async_write_program_instructions[0])];
  701. pio_program rewrote_program = {rewrote_instructions,
  702. scsi_accel_async_write_program.length,
  703. scsi_accel_async_write_program.origin,
  704. scsi_accel_async_write_program.pio_version};
  705. memcpy(rewrote_instructions,
  706. scsi_accel_async_write_program_instructions,
  707. sizeof(scsi_accel_async_write_program_instructions));
  708. // out null, 23 side 1 [0] ;[REQ_DLY-2] ; Discard unused bits, wait for data preset time
  709. uint8_t delay = g_bluescsi_timings->scsi.req_delay - 2;
  710. assert( delay <= 0xF);
  711. rewrote_instructions[2] |= pio_encode_delay(delay);
  712. // wait 1 gpio ACK side 1 ; Wait for ACK to be inactive
  713. rewrote_instructions[3] = pio_encode_wait_gpio(true, SCSI_IN_ACK) | pio_encode_sideset(1, 1);
  714. // wait 0 gpio ACK side 0 ; Assert REQ, wait for ACK low
  715. rewrote_instructions[4] = pio_encode_wait_gpio(false, SCSI_IN_ACK) | pio_encode_sideset(1, 0);
  716. g_scsi_dma.pio_removed_async_write = false;
  717. return pio_add_program(SCSI_DMA_PIO, &rewrote_program);
  718. }
  719. static int pio_add_scsi_accel_read_program()
  720. {
  721. blue_pio_remove_program(SCSI_DMA_PIO,
  722. &scsi_accel_read_program,
  723. g_scsi_dma.pio_offset_read,
  724. g_scsi_dma.pio_removed_read);
  725. uint16_t rewrote_instructions[sizeof(scsi_accel_read_program_instructions)/sizeof(scsi_accel_read_program_instructions[0])];
  726. pio_program rewrote_program = {
  727. rewrote_instructions,
  728. scsi_accel_read_program.length,
  729. scsi_accel_read_program.origin,
  730. scsi_accel_read_program.pio_version};
  731. memcpy(rewrote_instructions,
  732. scsi_accel_read_program_instructions,
  733. sizeof(scsi_accel_read_program_instructions));
  734. // wait 1 gpio ACK side 1 ; Wait for ACK high
  735. rewrote_instructions[1] = pio_encode_wait_gpio(true, SCSI_IN_ACK) | pio_encode_sideset(1, 1);
  736. // wait 0 gpio ACK side 0 ; Assert REQ, wait for ACK low
  737. rewrote_instructions[3] = pio_encode_wait_gpio(false, SCSI_IN_ACK) | pio_encode_sideset(1, 0);
  738. g_scsi_dma.pio_removed_read = false;
  739. return pio_add_program(SCSI_DMA_PIO, &rewrote_program);
  740. }
  741. static int pio_add_scsi_sync_write_pacer_program()
  742. {
  743. blue_pio_remove_program(SCSI_DMA_PIO,
  744. &scsi_sync_write_pacer_program,
  745. g_scsi_dma.pio_offset_sync_write_pacer,
  746. g_scsi_dma.pio_removed_sync_write_pacer);
  747. uint16_t rewrote_instructions[sizeof(scsi_sync_write_pacer_program_instructions)/sizeof(scsi_sync_write_pacer_program_instructions[0])];
  748. pio_program rewrote_program = {
  749. rewrote_instructions,
  750. scsi_sync_write_pacer_program.length,
  751. scsi_sync_write_pacer_program.origin,
  752. scsi_sync_write_pacer_program.pio_version};
  753. memcpy(rewrote_instructions,
  754. scsi_sync_write_pacer_program_instructions,
  755. sizeof(scsi_sync_write_pacer_program_instructions));
  756. // wait 1 gpio ACK
  757. rewrote_instructions[0] = pio_encode_wait_gpio(true, SCSI_IN_ACK);
  758. // wait 0 gpio ACK ; Wait for falling edge on ACK
  759. rewrote_instructions[1] = pio_encode_wait_gpio(false, SCSI_IN_ACK);
  760. g_scsi_dma.pio_removed_sync_write_pacer = false;
  761. return pio_add_program(SCSI_DMA_PIO, &rewrote_program);
  762. }
  763. static int pio_add_scsi_parity_program()
  764. {
  765. g_scsi_dma.pio_removed_parity = false;
  766. return pio_add_program(SCSI_DMA_PIO, &scsi_parity_program);
  767. }
  768. static int pio_add_scsi_sync_read_pacer_program()
  769. {
  770. g_scsi_dma.pio_removed_sync_read_pacer = false;
  771. return pio_add_program(SCSI_DMA_PIO, &scsi_sync_read_pacer_program);
  772. }
  773. static int pio_add_scsi_read_parity_program()
  774. {
  775. g_scsi_dma.pio_removed_read_parity = false;
  776. return pio_add_program(SCSI_DMA_PIO, &scsi_read_parity_program);
  777. }
  778. static int pio_add_scsi_sync_write_program()
  779. {
  780. g_scsi_dma.pio_removed_sync_write = false;
  781. return pio_add_program(SCSI_DMA_PIO, &scsi_sync_write_program);
  782. }
  783. /*******************************************************/
  784. /* Initialization functions common to read/write */
  785. /*******************************************************/
  786. static void scsi_dma_irq()
  787. {
  788. #ifndef ENABLE_AUDIO_OUTPUT_SPDIF
  789. dma_hw->ints0 = (1 << SCSI_DMA_CH_A);
  790. #else
  791. // see audio_spdif.h for whats going on here
  792. if (dma_hw->intr & (1 << SCSI_DMA_CH_A)) {
  793. dma_hw->ints0 = (1 << SCSI_DMA_CH_A);
  794. } else {
  795. audio_dma_irq();
  796. return;
  797. }
  798. #endif
  799. scsidma_state_t state = g_scsi_dma_state;
  800. if (state == SCSIDMA_WRITE)
  801. {
  802. // Start writing from next buffer, if any, or set state to SCSIDMA_WRITE_DONE
  803. start_dma_write();
  804. }
  805. else if (state == SCSIDMA_READ)
  806. {
  807. // Start reading into next buffer, if any, or set state to SCSIDMA_READ_DONE
  808. start_dma_read();
  809. }
  810. }
  811. // Select GPIO from PIO peripheral or from software controlled SIO
  812. static void scsidma_config_gpio()
  813. {
  814. if (g_scsi_dma_state == SCSIDMA_IDLE)
  815. {
  816. iobank0_hw->io[SCSI_IO_DB0].ctrl = GPIO_FUNC_SIO;
  817. iobank0_hw->io[SCSI_IO_DB1].ctrl = GPIO_FUNC_SIO;
  818. iobank0_hw->io[SCSI_IO_DB2].ctrl = GPIO_FUNC_SIO;
  819. iobank0_hw->io[SCSI_IO_DB3].ctrl = GPIO_FUNC_SIO;
  820. iobank0_hw->io[SCSI_IO_DB4].ctrl = GPIO_FUNC_SIO;
  821. iobank0_hw->io[SCSI_IO_DB5].ctrl = GPIO_FUNC_SIO;
  822. iobank0_hw->io[SCSI_IO_DB6].ctrl = GPIO_FUNC_SIO;
  823. iobank0_hw->io[SCSI_IO_DB7].ctrl = GPIO_FUNC_SIO;
  824. iobank0_hw->io[SCSI_IO_DBP].ctrl = GPIO_FUNC_SIO;
  825. iobank0_hw->io[SCSI_OUT_REQ].ctrl = GPIO_FUNC_SIO;
  826. }
  827. else if (g_scsi_dma_state == SCSIDMA_WRITE)
  828. {
  829. // Make sure the initial state of all pins is high and output
  830. pio_sm_set_pins(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_ACCEL_PINMASK);
  831. pio_sm_set_consecutive_pindirs(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_IO_DB0, 9, true);
  832. pio_sm_set_consecutive_pindirs(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_OUT_REQ, 1, true);
  833. io_bank0_hw->io[SCSI_IO_DB0].ctrl = GPIO_FUNC_PIO0;
  834. io_bank0_hw->io[SCSI_IO_DB1].ctrl = GPIO_FUNC_PIO0;
  835. io_bank0_hw->io[SCSI_IO_DB2].ctrl = GPIO_FUNC_PIO0;
  836. io_bank0_hw->io[SCSI_IO_DB3].ctrl = GPIO_FUNC_PIO0;
  837. io_bank0_hw->io[SCSI_IO_DB4].ctrl = GPIO_FUNC_PIO0;
  838. io_bank0_hw->io[SCSI_IO_DB5].ctrl = GPIO_FUNC_PIO0;
  839. io_bank0_hw->io[SCSI_IO_DB6].ctrl = GPIO_FUNC_PIO0;
  840. io_bank0_hw->io[SCSI_IO_DB7].ctrl = GPIO_FUNC_PIO0;
  841. io_bank0_hw->io[SCSI_IO_DBP].ctrl = GPIO_FUNC_PIO0;
  842. io_bank0_hw->io[SCSI_OUT_REQ].ctrl = GPIO_FUNC_PIO0;
  843. }
  844. else if (g_scsi_dma_state == SCSIDMA_READ)
  845. {
  846. if (g_scsi_dma.syncOffset == 0)
  847. {
  848. // Asynchronous read
  849. // Data bus as input, REQ pin as output
  850. pio_sm_set_pins(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_IO_DATA_MASK | (1 << SCSI_OUT_REQ));
  851. pio_sm_set_pins(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_ACCEL_PINMASK);
  852. pio_sm_set_consecutive_pindirs(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_IO_DB0, 9, false);
  853. pio_sm_set_consecutive_pindirs(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_OUT_REQ, 1, true);
  854. }
  855. else
  856. {
  857. // Synchronous read, REQ pin is written by SYNC_SM
  858. pio_sm_set_pins(SCSI_DMA_PIO, SCSI_SYNC_SM, SCSI_IO_DATA_MASK | (1 << SCSI_OUT_REQ));
  859. pio_sm_set_pins(SCSI_DMA_PIO, SCSI_SYNC_SM, SCSI_ACCEL_PINMASK);
  860. pio_sm_set_consecutive_pindirs(SCSI_DMA_PIO, SCSI_DATA_SM, SCSI_IO_DB0, 9, false);
  861. pio_sm_set_consecutive_pindirs(SCSI_DMA_PIO, SCSI_SYNC_SM, SCSI_OUT_REQ, 1, true);
  862. }
  863. io_bank0_hw->io[SCSI_IO_DB0].ctrl = GPIO_FUNC_SIO;
  864. io_bank0_hw->io[SCSI_IO_DB1].ctrl = GPIO_FUNC_SIO;
  865. io_bank0_hw->io[SCSI_IO_DB2].ctrl = GPIO_FUNC_SIO;
  866. io_bank0_hw->io[SCSI_IO_DB3].ctrl = GPIO_FUNC_SIO;
  867. io_bank0_hw->io[SCSI_IO_DB4].ctrl = GPIO_FUNC_SIO;
  868. io_bank0_hw->io[SCSI_IO_DB5].ctrl = GPIO_FUNC_SIO;
  869. io_bank0_hw->io[SCSI_IO_DB6].ctrl = GPIO_FUNC_SIO;
  870. io_bank0_hw->io[SCSI_IO_DB7].ctrl = GPIO_FUNC_SIO;
  871. io_bank0_hw->io[SCSI_IO_DBP].ctrl = GPIO_FUNC_SIO;
  872. io_bank0_hw->io[SCSI_OUT_REQ].ctrl = GPIO_FUNC_PIO0;
  873. }
  874. }
  875. void scsi_accel_rp2040_init()
  876. {
  877. g_scsi_dma_state = SCSIDMA_IDLE;
  878. scsidma_config_gpio();
  879. static bool first_init = true;
  880. if (first_init)
  881. {
  882. g_scsi_dma.pio_removed_parity = true;
  883. g_scsi_dma.pio_removed_async_write = true;
  884. g_scsi_dma.pio_removed_sync_write_pacer = true;
  885. g_scsi_dma.pio_removed_sync_write = true;
  886. g_scsi_dma.pio_removed_read = true;
  887. g_scsi_dma.pio_removed_read_parity = true;
  888. g_scsi_dma.pio_removed_sync_read_pacer = true;
  889. first_init = false;
  890. }
  891. if (g_channels_claimed) {
  892. // Un-claim all SCSI state machines
  893. pio_sm_unclaim(SCSI_DMA_PIO, SCSI_PARITY_SM);
  894. pio_sm_unclaim(SCSI_DMA_PIO, SCSI_DATA_SM);
  895. pio_sm_unclaim(SCSI_DMA_PIO, SCSI_SYNC_SM);
  896. // Remove all SCSI programs
  897. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_parity_program, g_scsi_dma.pio_offset_parity, g_scsi_dma.pio_removed_parity);
  898. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_accel_async_write_program, g_scsi_dma.pio_offset_async_write, g_scsi_dma.pio_removed_async_write);
  899. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_sync_write_pacer_program, g_scsi_dma.pio_offset_sync_write_pacer, g_scsi_dma.pio_removed_sync_write_pacer);
  900. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_accel_read_program, g_scsi_dma.pio_offset_read, g_scsi_dma.pio_removed_read);
  901. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_sync_read_pacer_program, g_scsi_dma.pio_offset_sync_read_pacer, g_scsi_dma.pio_removed_sync_read_pacer);
  902. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_read_parity_program, g_scsi_dma.pio_offset_read_parity, g_scsi_dma.pio_removed_read_parity);
  903. blue_pio_remove_program(SCSI_DMA_PIO, &scsi_sync_write_program, g_scsi_dma.pio_offset_sync_write, g_scsi_dma.pio_removed_sync_write);
  904. // Un-claim all SCSI DMA channels
  905. dma_channel_unclaim(SCSI_DMA_CH_A);
  906. dma_channel_unclaim(SCSI_DMA_CH_B);
  907. dma_channel_unclaim(SCSI_DMA_CH_C);
  908. dma_channel_unclaim(SCSI_DMA_CH_D);
  909. // Set flag to re-initialize SCSI PIO system
  910. g_channels_claimed = false;
  911. }
  912. if (!g_channels_claimed)
  913. {
  914. // Mark channels as being in use, unless it has been done already
  915. pio_sm_claim(SCSI_DMA_PIO, SCSI_PARITY_SM);
  916. pio_sm_claim(SCSI_DMA_PIO, SCSI_DATA_SM);
  917. pio_sm_claim(SCSI_DMA_PIO, SCSI_SYNC_SM);
  918. dma_channel_claim(SCSI_DMA_CH_A);
  919. dma_channel_claim(SCSI_DMA_CH_B);
  920. dma_channel_claim(SCSI_DMA_CH_C);
  921. dma_channel_claim(SCSI_DMA_CH_D);
  922. g_channels_claimed = true;
  923. }
  924. // Parity lookup generator
  925. g_scsi_dma.pio_offset_parity = pio_add_scsi_parity_program();
  926. g_scsi_dma.pio_cfg_parity = scsi_parity_program_get_default_config(g_scsi_dma.pio_offset_parity);
  927. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_parity, true, false, 32);
  928. sm_config_set_in_shift(&g_scsi_dma.pio_cfg_parity, true, true, 32);
  929. // Asynchronous SCSI write
  930. g_scsi_dma.pio_offset_async_write = pio_add_scsi_accel_async_write_program();
  931. g_scsi_dma.pio_cfg_async_write = scsi_accel_async_write_program_get_default_config(g_scsi_dma.pio_offset_async_write);
  932. sm_config_set_out_pins(&g_scsi_dma.pio_cfg_async_write, SCSI_IO_DB0, 9);
  933. sm_config_set_sideset_pins(&g_scsi_dma.pio_cfg_async_write, SCSI_OUT_REQ);
  934. sm_config_set_fifo_join(&g_scsi_dma.pio_cfg_async_write, PIO_FIFO_JOIN_TX);
  935. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_async_write, true, false, 32);
  936. // Synchronous SCSI write pacer / ACK handler
  937. g_scsi_dma.pio_offset_sync_write_pacer = pio_add_scsi_sync_write_pacer_program();
  938. g_scsi_dma.pio_cfg_sync_write_pacer = scsi_sync_write_pacer_program_get_default_config(g_scsi_dma.pio_offset_sync_write_pacer);
  939. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_sync_write_pacer, true, true, 1);
  940. // Asynchronous / synchronous SCSI read
  941. g_scsi_dma.pio_offset_read = pio_add_scsi_accel_read_program();
  942. g_scsi_dma.pio_cfg_read = scsi_accel_read_program_get_default_config(g_scsi_dma.pio_offset_read);
  943. sm_config_set_in_pins(&g_scsi_dma.pio_cfg_read, SCSI_IO_DB0);
  944. sm_config_set_sideset_pins(&g_scsi_dma.pio_cfg_read, SCSI_OUT_REQ);
  945. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_read, true, false, 32);
  946. sm_config_set_in_shift(&g_scsi_dma.pio_cfg_read, true, true, 32);
  947. // Synchronous SCSI read pacer
  948. g_scsi_dma.pio_offset_sync_read_pacer = pio_add_scsi_sync_read_pacer_program();
  949. g_scsi_dma.pio_cfg_sync_read_pacer = scsi_sync_read_pacer_program_get_default_config(g_scsi_dma.pio_offset_sync_read_pacer);
  950. sm_config_set_sideset_pins(&g_scsi_dma.pio_cfg_sync_read_pacer, SCSI_OUT_REQ);
  951. // Read parity check
  952. g_scsi_dma.pio_offset_read_parity = pio_add_scsi_read_parity_program();
  953. g_scsi_dma.pio_cfg_read_parity = scsi_read_parity_program_get_default_config(g_scsi_dma.pio_offset_read_parity);
  954. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_read_parity, true, true, 32);
  955. sm_config_set_in_shift(&g_scsi_dma.pio_cfg_read_parity, true, false, 32);
  956. // Synchronous SCSI data writer
  957. g_scsi_dma.pio_offset_sync_write = pio_add_scsi_sync_write_program();
  958. g_scsi_dma.pio_cfg_sync_write = scsi_sync_write_program_get_default_config(g_scsi_dma.pio_offset_sync_write);
  959. sm_config_set_out_pins(&g_scsi_dma.pio_cfg_sync_write, SCSI_IO_DB0, 9);
  960. sm_config_set_sideset_pins(&g_scsi_dma.pio_cfg_sync_write, SCSI_OUT_REQ);
  961. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_sync_write, true, true, 32);
  962. sm_config_set_in_shift(&g_scsi_dma.pio_cfg_sync_write, true, true, 1);
  963. // Create DMA channel configurations so they can be applied quickly later
  964. // For write to SCSI BUS:
  965. // Channel A: Bytes from RAM to scsi_parity PIO
  966. dma_channel_config cfg = dma_channel_get_default_config(SCSI_DMA_CH_A);
  967. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_8);
  968. channel_config_set_read_increment(&cfg, true);
  969. channel_config_set_write_increment(&cfg, false);
  970. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_PARITY_SM, true));
  971. g_scsi_dma.dmacfg_write_chA = cfg;
  972. // Channel B: Addresses from scsi_parity PIO to lookup DMA READ_ADDR register
  973. cfg = dma_channel_get_default_config(SCSI_DMA_CH_B);
  974. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_32);
  975. channel_config_set_read_increment(&cfg, false);
  976. channel_config_set_write_increment(&cfg, false);
  977. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_PARITY_SM, false));
  978. g_scsi_dma.dmacfg_write_chB = cfg;
  979. // Channel C: Lookup from g_scsi_parity_lookup and copy to scsi_accel_async_write or scsi_sync_write PIO
  980. // When done, chain to channel B
  981. cfg = dma_channel_get_default_config(SCSI_DMA_CH_C);
  982. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_16);
  983. channel_config_set_read_increment(&cfg, false);
  984. channel_config_set_write_increment(&cfg, false);
  985. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_DATA_SM, true));
  986. channel_config_set_chain_to(&cfg, SCSI_DMA_CH_B);
  987. g_scsi_dma.dmacfg_write_chC = cfg;
  988. // Channel D: In synchronous mode a second DMA channel is used to transfer dummy bits
  989. // from first state machine to second one.
  990. cfg = dma_channel_get_default_config(SCSI_DMA_CH_D);
  991. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_32);
  992. channel_config_set_read_increment(&cfg, false);
  993. channel_config_set_write_increment(&cfg, false);
  994. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_SYNC_SM, true));
  995. g_scsi_dma.dmacfg_write_chD = cfg;
  996. // For read from SCSI BUS:
  997. // Channel A: Bytes from scsi_read_parity PIO to destination memory buffer
  998. // This takes the bottom 8 bits which is the data without parity bit.
  999. // Triggered by scsi_read_parity RX FIFO.
  1000. cfg = dma_channel_get_default_config(SCSI_DMA_CH_A);
  1001. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_8);
  1002. channel_config_set_read_increment(&cfg, false);
  1003. channel_config_set_write_increment(&cfg, true);
  1004. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_PARITY_SM, false));
  1005. g_scsi_dma.dmacfg_read_chA = cfg;
  1006. // Channel B: Lookup from g_scsi_parity_check_lookup and copy to scsi_read_parity PIO
  1007. // Triggered by channel C writing to READ_ADDR_TRIG
  1008. // Re-enables channel C by chaining after done.
  1009. cfg = dma_channel_get_default_config(SCSI_DMA_CH_B);
  1010. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_16);
  1011. channel_config_set_read_increment(&cfg, false);
  1012. channel_config_set_write_increment(&cfg, false);
  1013. channel_config_set_dreq(&cfg, DREQ_FORCE);
  1014. channel_config_set_chain_to(&cfg, SCSI_DMA_CH_C);
  1015. cfg.ctrl |= DMA_CH0_CTRL_TRIG_HIGH_PRIORITY_BITS;
  1016. g_scsi_dma.dmacfg_read_chB = cfg;
  1017. // Channel C: Addresses from scsi_read PIO to channel B READ_ADDR register
  1018. // A single transfer starts when PIO RX FIFO has data.
  1019. // The DMA channel is re-enabled by channel B chaining.
  1020. cfg = dma_channel_get_default_config(SCSI_DMA_CH_C);
  1021. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_32);
  1022. channel_config_set_read_increment(&cfg, false);
  1023. channel_config_set_write_increment(&cfg, false);
  1024. channel_config_set_high_priority(&cfg, true);
  1025. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_DATA_SM, false));
  1026. g_scsi_dma.dmacfg_read_chC = cfg;
  1027. // Channel D: In synchronous mode a second DMA channel is used to transfer dummy words
  1028. // from first state machine to second one to control the pace of data transfer.
  1029. // In asynchronous mode this just transfers words to control the number of bytes.
  1030. cfg = dma_channel_get_default_config(SCSI_DMA_CH_D);
  1031. channel_config_set_transfer_data_size(&cfg, DMA_SIZE_32);
  1032. channel_config_set_read_increment(&cfg, false);
  1033. channel_config_set_write_increment(&cfg, false);
  1034. channel_config_set_dreq(&cfg, pio_get_dreq(SCSI_DMA_PIO, SCSI_DATA_SM, true));
  1035. g_scsi_dma.dmacfg_read_chD = cfg;
  1036. // Interrupts are used for data buffer swapping
  1037. irq_set_exclusive_handler(DMA_IRQ_0, scsi_dma_irq);
  1038. irq_set_enabled(DMA_IRQ_0, true);
  1039. }
  1040. bool scsi_accel_rp2040_setSyncMode(int syncOffset, int syncPeriod)
  1041. {
  1042. if (g_scsi_dma_state != SCSIDMA_IDLE)
  1043. {
  1044. logmsg("ERROR: SCSI DMA was in state ", (int)g_scsi_dma_state, " when changing sync mode, forcing bus reset");
  1045. scsi_accel_log_state();
  1046. return false;
  1047. }
  1048. if (syncOffset != g_scsi_dma.syncOffset || syncPeriod != g_scsi_dma.syncPeriod)
  1049. {
  1050. g_scsi_dma.syncOffset = syncOffset;
  1051. g_scsi_dma.syncPeriod = syncPeriod;
  1052. if (syncOffset > 0)
  1053. {
  1054. // Set up offset amount to PIO state machine configs.
  1055. // The RX fifo of scsi_sync_write has 4 slots.
  1056. // We can preload it with 0-3 items and set the autopush threshold 1, 2, 4 ... 32
  1057. // to act as a divider. This allows offsets 1 to 128 bytes.
  1058. // SCSI2SD code currently only uses offsets up to 15.
  1059. if (syncOffset <= 4)
  1060. {
  1061. g_scsi_dma.syncOffsetDivider = 1;
  1062. g_scsi_dma.syncOffsetPreload = 5 - syncOffset;
  1063. }
  1064. else if (syncOffset <= 8)
  1065. {
  1066. g_scsi_dma.syncOffsetDivider = 2;
  1067. g_scsi_dma.syncOffsetPreload = 5 - syncOffset / 2;
  1068. }
  1069. else if (syncOffset <= 16)
  1070. {
  1071. g_scsi_dma.syncOffsetDivider = 4;
  1072. g_scsi_dma.syncOffsetPreload = 5 - syncOffset / 4;
  1073. }
  1074. else
  1075. {
  1076. g_scsi_dma.syncOffsetDivider = 4;
  1077. g_scsi_dma.syncOffsetPreload = 0;
  1078. }
  1079. // To properly detect when all bytes have been ACKed,
  1080. // we need at least one vacant slot in the FIFO.
  1081. if (g_scsi_dma.syncOffsetPreload > 3)
  1082. g_scsi_dma.syncOffsetPreload = 3;
  1083. sm_config_set_out_shift(&g_scsi_dma.pio_cfg_sync_write_pacer, true, true, g_scsi_dma.syncOffsetDivider);
  1084. sm_config_set_in_shift(&g_scsi_dma.pio_cfg_sync_write, true, true, g_scsi_dma.syncOffsetDivider);
  1085. // Set up the timing parameters to PIO program
  1086. // The scsi_sync_write PIO program consists of three instructions.
  1087. // The delays are in clock cycles, each taking 6.66 ns. (@150 MHz)
  1088. // delay0: Delay from data write to REQ assertion (data setup)
  1089. // delay1: Delay from REQ assert to REQ deassert (req pulse width)
  1090. // delay2: Delay from REQ deassert to data write (negation period)
  1091. // see timings.c for delay periods in clock cycles
  1092. int delay0, delay1, delay2;
  1093. // setup timings for sync_read_pacer
  1094. // total period = rdelay0 + redelay1
  1095. // rdelay0: wait for transfer period (total_period + rtotal_period_adjust - rdelay1)
  1096. // rdelay1: req assert period
  1097. int rdelay1;
  1098. uint32_t up_rounder = g_bluescsi_timings->scsi.clk_period_ps / 2 + 1;
  1099. uint32_t delay_in_ps = (syncPeriod * 4) * 1000;
  1100. // This is the period in clock cycles rounded up
  1101. int totalPeriod = (delay_in_ps + up_rounder) / g_bluescsi_timings->scsi.clk_period_ps;
  1102. int rtotalPeriod = totalPeriod;
  1103. int clkdiv = 0;
  1104. if (syncPeriod < 25)
  1105. {
  1106. // Fast-20 SCSI timing: 15 ns assertion period
  1107. // The hardware rise and fall time require some extra delay,
  1108. // These delays are in addition to the 1 cycle that the PIO takes to execute the instruction
  1109. totalPeriod += g_bluescsi_timings->scsi_20.total_period_adjust;
  1110. delay0 = g_bluescsi_timings->scsi_20.delay0; //Data setup time, should be min 11.5ns according to the spec for FAST-20
  1111. delay1 = g_bluescsi_timings->scsi_20.delay1; //pulse width, should be min 15ns according to the spec for FAST-20
  1112. delay2 = totalPeriod - delay0 - delay1 - 3; //Data hold time, should be min 16.5ns from REQ falling edge according to the spec for FAST-20
  1113. if (delay2 < 0) delay2 = 0;
  1114. if (delay2 > 15) delay2 = 15;
  1115. rdelay1 = g_bluescsi_timings->scsi_20.rdelay1;
  1116. rtotalPeriod += g_bluescsi_timings->scsi_20.rtotal_period_adjust;
  1117. }
  1118. else if (syncPeriod < 50 )
  1119. {
  1120. // Fast-10 SCSI timing: 30 ns assertion period, 25 ns skew delay
  1121. // The hardware rise and fall time require some extra delay,
  1122. totalPeriod += g_bluescsi_timings->scsi_10.total_period_adjust;
  1123. delay0 = g_bluescsi_timings->scsi_10.delay0; // 4;
  1124. delay1 = g_bluescsi_timings->scsi_10.delay1; // 6;
  1125. delay2 = totalPeriod - delay0 - delay1 - 3;
  1126. if (delay2 < 0) delay2 = 0;
  1127. if (delay2 > 15) delay2 = 15;
  1128. rdelay1 = g_bluescsi_timings->scsi_10.rdelay1;
  1129. rtotalPeriod += g_bluescsi_timings->scsi_10.rtotal_period_adjust;
  1130. }
  1131. else
  1132. {
  1133. // Slow SCSI timing: 90 ns assertion period, 55 ns skew delay
  1134. // Delay2 must be at least 2 to keep negation period well above the 90 ns minimum
  1135. totalPeriod += g_bluescsi_timings->scsi_5.total_period_adjust;
  1136. delay0 = g_bluescsi_timings->scsi_5.delay0;
  1137. delay1 = g_bluescsi_timings->scsi_5.delay1;
  1138. delay2 = totalPeriod - delay0 - delay1 - 3;
  1139. if (delay2 < 2) delay2 = 2;
  1140. if (delay2 > 15) delay2 = 15;
  1141. rdelay1 = g_bluescsi_timings->scsi_5.rdelay1;
  1142. rtotalPeriod += g_bluescsi_timings->scsi_5.rtotal_period_adjust;
  1143. }
  1144. // Patch the delay values into the instructions in scsi_sync_write.
  1145. // The code in scsi_accel.pio must have delay set to 0 for this to work correctly.
  1146. uint16_t instr0 = scsi_sync_write_program_instructions[0] | pio_encode_delay(delay0);
  1147. uint16_t instr1 = scsi_sync_write_program_instructions[1] | pio_encode_delay(delay1);
  1148. uint16_t instr2 = scsi_sync_write_program_instructions[2] | pio_encode_delay(delay2);
  1149. SCSI_DMA_PIO->instr_mem[g_scsi_dma.pio_offset_sync_write + 0] = instr0;
  1150. SCSI_DMA_PIO->instr_mem[g_scsi_dma.pio_offset_sync_write + 1] = instr1;
  1151. SCSI_DMA_PIO->instr_mem[g_scsi_dma.pio_offset_sync_write + 2] = instr2;
  1152. // The DMA-based parity verification method will start dropping bytes
  1153. // if total period for read from SCSI bus is less than 13 clock cycles.
  1154. // Limit it to 14 to be safe.
  1155. #ifdef BLUESCSI_MCU_RP23XX
  1156. if (rtotalPeriod < 14) rtotalPeriod = 14;
  1157. #else
  1158. if (rtotalPeriod < 18) rtotalPeriod = 18; // RP2040 DMA is slightly slower
  1159. #endif
  1160. // And similar patching for scsi_sync_read_pacer
  1161. int rdelay0 = rtotalPeriod - rdelay1 - 2;
  1162. if (rdelay0 > 15) rdelay0 = 15;
  1163. if (rdelay0 < 0) rdelay0 = 0;
  1164. uint16_t rinstr0 = scsi_sync_read_pacer_program_instructions[0] | pio_encode_delay(rdelay0);
  1165. uint16_t rinstr1 = (scsi_sync_read_pacer_program_instructions[1] + g_scsi_dma.pio_offset_sync_read_pacer) | pio_encode_delay(rdelay1);
  1166. SCSI_DMA_PIO->instr_mem[g_scsi_dma.pio_offset_sync_read_pacer + 0] = rinstr0;
  1167. SCSI_DMA_PIO->instr_mem[g_scsi_dma.pio_offset_sync_read_pacer + 1] = rinstr1;
  1168. if (clkdiv > 0)
  1169. {
  1170. // Add divider to REQ controlling programs in order to satisfy slowest
  1171. // SCSI-5 timing requirements.
  1172. sm_config_set_clkdiv_int_frac(&g_scsi_dma.pio_cfg_sync_read_pacer, clkdiv, 0);
  1173. sm_config_set_clkdiv_int_frac(&g_scsi_dma.pio_cfg_sync_write, clkdiv, 0);
  1174. }
  1175. else
  1176. {
  1177. // No clock divider
  1178. sm_config_set_clkdiv_int_frac(&g_scsi_dma.pio_cfg_sync_read_pacer, 1, 0);
  1179. sm_config_set_clkdiv_int_frac(&g_scsi_dma.pio_cfg_sync_write, 1, 0);
  1180. }
  1181. }
  1182. }
  1183. return true;
  1184. }