2
0

max80.sdc 2.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. # -*- tcl -*-
  2. # Clock constraints
  3. # Note: round up
  4. create_clock -name "clock_48" -period 20.834ns [get_ports {clock_48}]
  5. # rtc_32khz is technically a clock, but it is treated as an input signal
  6. # generating strobes - Quartus gets confused about a clock that slow
  7. # create_clock -name "rtc_32khz" -period 30517.579ns [get_ports {rtc_32khz}]
  8. # Automatically constrain PLL and other generated clocks
  9. derive_pll_clocks
  10. # Automatically calculate clock uncertainty to jitter and other effects.
  11. derive_clock_uncertainty
  12. # Reset isn't actually a clock, but Quartus thinks it is
  13. create_generated_clock -name rst_n \
  14. -source [get_nets pll|*clk\[1\]] \
  15. [get_registers rst_n]
  16. # Reset is asynchronous with everything as far as we are concerned.
  17. set main_clocks [get_clocks pll|*]
  18. set_clock_groups -asynchronous \
  19. -group $main_clocks \
  20. -group [get_clocks rst_n]
  21. set sdram_out_clk [get_clocks pll|*|clk\[0\]]
  22. set sdram_clk [get_clocks pll|*|clk\[4\]]
  23. set cpu_clk [get_clocks pll|*|clk\[1\]]
  24. set vid_clk [get_clocks pll|*|clk\[2\]]
  25. set flash_clk [get_clocks pll|*|clk\[3\]]
  26. # SDRAM I/O constraints
  27. set sr_data_out [remove_from_collection [get_ports sr_*] sr_clk]
  28. set sr_data_in [get_ports sr_dq\[*\]]
  29. set_max_skew -to $sr_data_out 0.100ns
  30. set_input_delay -clock $sdram_clk 0.500ns $sr_data_in
  31. # Anything that feeds into a synchronizer is by definition
  32. # asynchronous, but encode it as allowing multicycle of one
  33. # clock, to limit the possible skew (but it is of course not possible
  34. # to eliminate it...)
  35. set synchro_inputs [get_registers *|synchronizer:*|qreg0*]
  36. set_multicycle_path -from [all_clocks] -to $synchro_inputs \
  37. -start -setup 2
  38. set_multicycle_path -from [all_clocks] -to $synchro_inputs \
  39. -start -hold 1
  40. set_multicycle_path -from $sdram_clk -to $sdram_out_clk \
  41. -start -setup 2
  42. set_multicycle_path -from $sdram_clk -to $sdram_out_clk \
  43. -start -hold 0
  44. # Don't report signaltap clock problems...
  45. set_false_path -to [get_registers sld_signaltap:*]