AzulSCSI_platform.cpp 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. #include "AzulSCSI_platform.h"
  2. #include "gd32f20x_spi.h"
  3. #include "AzulSCSI_log.h"
  4. #include "AzulSCSI_config.h"
  5. #include <SdFat.h>
  6. extern "C" {
  7. const char *g_azplatform_name = "GD32F205 AzulSCSI v1.x";
  8. static volatile uint32_t g_millisecond_counter;
  9. unsigned long millis()
  10. {
  11. return g_millisecond_counter;
  12. }
  13. void delay(unsigned long ms)
  14. {
  15. uint32_t start = g_millisecond_counter;
  16. while ((uint32_t)(g_millisecond_counter - start) < ms);
  17. }
  18. void delay_ns(unsigned long ns)
  19. {
  20. int cycles = (ns * SysTick->LOAD) / 1024 / 1024;
  21. cycles -= 10; // Call overhead
  22. if (cycles > 0)
  23. {
  24. int end = (int)SysTick->VAL - cycles;
  25. if (end < 0)
  26. {
  27. end += SysTick->LOAD;
  28. while (SysTick->VAL < cycles);
  29. }
  30. while (SysTick->VAL > end);
  31. }
  32. }
  33. void SysTick_Handler(void)
  34. {
  35. g_millisecond_counter++;
  36. }
  37. // Writes log data to the PB3 SWO pin
  38. void azplatform_log(const char *s)
  39. {
  40. while (*s)
  41. {
  42. // Write to SWO pin
  43. while (ITM->PORT[0].u32 == 0);
  44. ITM->PORT[0].u8 = *s++;
  45. }
  46. }
  47. // Initialize SPI and GPIO configuration
  48. // Clock has already been initialized by system_gd32f20x.c
  49. void azplatform_init()
  50. {
  51. SystemCoreClockUpdate();
  52. // Enable SysTick to drive millis()
  53. SysTick_Config(SystemCoreClock / 1000U);
  54. NVIC_SetPriority(SysTick_IRQn, 0x00U);
  55. // Enable debug output on SWO pin
  56. DBG_CTL |= DBG_CTL_TRACE_IOEN;
  57. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  58. TPI->ACPR = SystemCoreClock / 2000000 - 1; // 2 Mbps baudrate for SWO
  59. TPI->SPPR = 2;
  60. TPI->FFCR = 0x100; // TPIU packet framing disabled
  61. // DWT->CTRL = (1 << DWT_CTRL_CYCTAP_Pos)
  62. // | (15 << DWT_CTRL_POSTPRESET_Pos)
  63. // | (1 << DWT_CTRL_PCSAMPLENA_Pos)
  64. // | (3 << DWT_CTRL_SYNCTAP_Pos)
  65. // | (1 << DWT_CTRL_CYCCNTENA_Pos);
  66. ITM->LAR = 0xC5ACCE55;
  67. ITM->TCR = (1 << ITM_TCR_DWTENA_Pos)
  68. | (1 << ITM_TCR_SYNCENA_Pos)
  69. | (1 << ITM_TCR_ITMENA_Pos);
  70. ITM->TER = 0xFFFFFFFF; // Enable all stimulus ports
  71. // Enable needed clocks for GPIO
  72. rcu_periph_clock_enable(RCU_GPIOA);
  73. rcu_periph_clock_enable(RCU_GPIOB);
  74. rcu_periph_clock_enable(RCU_GPIOC);
  75. rcu_periph_clock_enable(RCU_GPIOD);
  76. rcu_periph_clock_enable(RCU_GPIOE);
  77. // Switch to SWD debug port (disable JTAG) to release PB4 as GPIO
  78. gpio_pin_remap_config(GPIO_SWJ_SWDPENABLE_REMAP, ENABLE);
  79. // SCSI pins.
  80. // Initialize open drain outputs to high.
  81. gpio_bit_set(SCSI_OUT_PORT, SCSI_OUT_MASK);
  82. gpio_init(SCSI_OUT_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SCSI_OUT_MASK);
  83. gpio_init(SCSI_IN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_IN_MASK);
  84. gpio_init(SCSI_ATN_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ATN_PIN);
  85. gpio_init(SCSI_BSY_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_BSY_PIN);
  86. gpio_init(SCSI_SEL_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_SEL_PIN);
  87. gpio_init(SCSI_ACK_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_ACK_PIN);
  88. gpio_init(SCSI_RST_PORT, GPIO_MODE_IN_FLOATING, 0, SCSI_RST_PIN);
  89. // Terminator enable
  90. gpio_bit_set(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  91. gpio_init(SCSI_TERM_EN_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, SCSI_TERM_EN_PIN);
  92. // SD card pins
  93. gpio_init(SD_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_50MHZ, SD_CS_PIN);
  94. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_CLK_PIN);
  95. gpio_init(SD_PORT, GPIO_MODE_IPU, 0, SD_MISO_PIN);
  96. gpio_init(SD_PORT, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, SD_MOSI_PIN);
  97. // DIP switches
  98. gpio_init(DIP_PORT, GPIO_MODE_IPD, 0, DIPSW1_PIN | DIPSW2_PIN | DIPSW3_PIN);
  99. // LED pins
  100. gpio_bit_set(LED_PORT, LED_PINS);
  101. gpio_init(LED_PORT, GPIO_MODE_OUT_PP, GPIO_OSPEED_2MHZ, LED_PINS);
  102. // SWO trace pin on PB3
  103. gpio_init(GPIOB, GPIO_MODE_AF_PP, GPIO_OSPEED_50MHZ, GPIO_PIN_3);
  104. if (gpio_input_bit_get(DIP_PORT, DIPSW3_PIN))
  105. {
  106. azlog("DIPSW3 is ON: Enabling SCSI termination");
  107. gpio_bit_reset(SCSI_TERM_EN_PORT, SCSI_TERM_EN_PIN);
  108. }
  109. else
  110. {
  111. azlog("DIPSW3 is OFF: SCSI termination disabled");
  112. }
  113. if (gpio_input_bit_get(DIP_PORT, DIPSW2_PIN))
  114. {
  115. azlog("DIPSW2 is ON: enabling debug messages");
  116. g_azlog_debug = true;
  117. }
  118. else
  119. {
  120. g_azlog_debug = false;
  121. }
  122. }
  123. static void (*g_rst_callback)();
  124. void azplatform_set_rst_callback(void (*callback)())
  125. {
  126. g_rst_callback = callback;
  127. gpio_exti_source_select(SCSI_RST_EXTI_SOURCE_PORT, SCSI_RST_EXTI_SOURCE_PIN);
  128. exti_init(SCSI_RST_EXTI, EXTI_INTERRUPT, EXTI_TRIG_FALLING);
  129. NVIC_SetPriority(SCSI_RST_IRQn, 0x00U);
  130. }
  131. void SCSI_RST_IRQ (void)
  132. {
  133. if (exti_interrupt_flag_get(SCSI_RST_EXTI))
  134. {
  135. exti_interrupt_flag_clear(SCSI_RST_EXTI);
  136. if (g_rst_callback)
  137. {
  138. g_rst_callback();
  139. }
  140. }
  141. }
  142. /*****************************************/
  143. /* Crash handlers */
  144. /*****************************************/
  145. extern SdFs SD;
  146. void azplatform_emergency_log_save()
  147. {
  148. FsFile crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  149. if (!crashfile.isOpen())
  150. {
  151. // Try to reinitialize
  152. int max_retry = 10;
  153. while (max_retry-- > 0 && !SD.begin(SD_CONFIG));
  154. crashfile = SD.open(CRASHFILE, O_WRONLY | O_CREAT | O_TRUNC);
  155. }
  156. uint32_t startpos = 0;
  157. crashfile.write(azlog_get_buffer(&startpos));
  158. crashfile.write(azlog_get_buffer(&startpos));
  159. crashfile.flush();
  160. crashfile.close();
  161. }
  162. __attribute__((noinline))
  163. void show_hardfault(uint32_t *sp)
  164. {
  165. uint32_t pc = sp[6];
  166. uint32_t lr = sp[5];
  167. uint32_t cfsr = SCB->CFSR;
  168. azlog("--------------");
  169. azlog("CRASH!");
  170. azlog("Platform: ", g_azplatform_name);
  171. azlog("FW Version: ", g_azlog_firmwareversion);
  172. azlog("CFSR: ", cfsr);
  173. azlog("PC: ", pc);
  174. azlog("LR: ", lr);
  175. azlog("R0: ", sp[0]);
  176. azlog("R1: ", sp[1]);
  177. azlog("R2: ", sp[2]);
  178. azlog("R3: ", sp[3]);
  179. azplatform_emergency_log_save();
  180. while (1)
  181. {
  182. // Flash the crash address on the LED
  183. // Short pulse means 0, long pulse means 1
  184. int base_delay = 1000;
  185. for (int i = 31; i >= 0; i--)
  186. {
  187. LED_OFF();
  188. for (int j = 0; j < base_delay; j++) delay_ns(100000);
  189. int delay = (pc & (1 << i)) ? (3 * base_delay) : base_delay;
  190. LED_ON();
  191. for (int j = 0; j < delay; j++) delay_ns(100000);
  192. LED_OFF();
  193. }
  194. for (int j = 0; j < base_delay * 10; j++) delay_ns(100000);
  195. }
  196. }
  197. __attribute__((naked))
  198. void HardFault_Handler(void)
  199. {
  200. // Copies stack pointer into first argument
  201. asm("mrs r0, msp\n"
  202. "b show_hardfault": : : "r0");
  203. }
  204. __attribute__((naked))
  205. void MemManage_Handler(void)
  206. {
  207. asm("mrs r0, msp\n"
  208. "b show_hardfault": : : "r0");
  209. }
  210. __attribute__((naked))
  211. void BusFault_Handler(void)
  212. {
  213. asm("mrs r0, msp\n"
  214. "b show_hardfault": : : "r0");
  215. }
  216. __attribute__((naked))
  217. void UsageFault_Handler(void)
  218. {
  219. asm("mrs r0, msp\n"
  220. "b show_hardfault": : : "r0");
  221. }
  222. } /* extern "C" */
  223. /*****************************************/
  224. /* Driver for GD32 SPI for SdFat library */
  225. /*****************************************/
  226. extern volatile bool g_busreset;
  227. #define SCSI_WAIT_ACTIVE(pin) \
  228. if (!SCSI_IN(pin)) { \
  229. if (!SCSI_IN(pin)) { \
  230. while(!SCSI_IN(pin) && !g_busreset); \
  231. } \
  232. }
  233. #define SCSI_WAIT_INACTIVE(pin) \
  234. if (SCSI_IN(pin)) { \
  235. if (SCSI_IN(pin)) { \
  236. while(SCSI_IN(pin) && !g_busreset); \
  237. } \
  238. }
  239. #define SD_SPI SPI0
  240. class GD32SPIDriver : public SdSpiBaseClass
  241. {
  242. public:
  243. void begin(SdSpiConfig config) {
  244. rcu_periph_clock_enable(RCU_SPI0);
  245. }
  246. void activate() {
  247. spi_parameter_struct config = {
  248. SPI_MASTER,
  249. SPI_TRANSMODE_FULLDUPLEX,
  250. SPI_FRAMESIZE_8BIT,
  251. SPI_NSS_SOFT,
  252. SPI_ENDIAN_MSB,
  253. SPI_CK_PL_LOW_PH_1EDGE,
  254. SPI_PSC_256
  255. };
  256. // Select closest available divider based on system frequency
  257. int divider = SystemCoreClock / m_sckfreq;
  258. if (divider <= 2)
  259. config.prescale = SPI_PSC_2;
  260. else if (divider <= 4)
  261. config.prescale = SPI_PSC_4;
  262. else if (divider <= 8)
  263. config.prescale = SPI_PSC_8;
  264. else if (divider <= 16)
  265. config.prescale = SPI_PSC_16;
  266. else if (divider <= 32)
  267. config.prescale = SPI_PSC_32;
  268. else if (divider <= 64)
  269. config.prescale = SPI_PSC_64;
  270. else if (divider <= 128)
  271. config.prescale = SPI_PSC_128;
  272. else
  273. config.prescale = SPI_PSC_256;
  274. spi_init(SD_SPI, &config);
  275. spi_enable(SD_SPI);
  276. }
  277. void deactivate() {
  278. spi_disable(SD_SPI);
  279. }
  280. void wait_idle() {
  281. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  282. while (SPI_STAT(SD_SPI) & SPI_STAT_TRANS);
  283. }
  284. uint8_t receive() {
  285. // Wait for idle and clear RX buffer
  286. wait_idle();
  287. (void)SPI_DATA(SD_SPI);
  288. // Send dummy byte and wait for receive
  289. SPI_DATA(SD_SPI) = 0xFF;
  290. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  291. return SPI_DATA(SD_SPI);
  292. }
  293. uint8_t receive(uint8_t* buf, size_t count) {
  294. // Wait for idle and clear RX buffer
  295. wait_idle();
  296. (void)SPI_DATA(SD_SPI);
  297. if (buf == m_stream_buffer + m_stream_status)
  298. {
  299. // Stream data directly to SCSI bus
  300. return stream_receive(count);
  301. }
  302. // Store data to buffer
  303. for (size_t i = 0; i < count; i++)
  304. {
  305. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  306. SPI_DATA(SD_SPI) = 0xFF;
  307. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  308. buf[i] = SPI_DATA(SD_SPI);
  309. }
  310. return 0;
  311. }
  312. // Stream data directly to SCSI bus
  313. uint8_t stream_receive(size_t count)
  314. {
  315. // Handle first byte
  316. SPI_DATA(SD_SPI) = 0xFF;
  317. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  318. uint8_t data = SPI_DATA(SD_SPI);
  319. SCSI_OUT_DATA(data);
  320. SPI_DATA(SD_SPI) = 0xFF;
  321. SCSI_WAIT_INACTIVE(ACK);
  322. SCSI_OUT(REQ, 1);
  323. // Handle main payload
  324. for (size_t i = 1; i < count - 1; i++)
  325. {
  326. // Wait that host confirms previous reception
  327. SCSI_WAIT_ACTIVE(ACK);
  328. SCSI_OUT(REQ, 0);
  329. // Wait for received byte
  330. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  331. data = SPI_DATA(SD_SPI);
  332. // Stream byte to SCSI
  333. SCSI_OUT_DATA(data);
  334. // Start SPI transfer for next byte
  335. SPI_DATA(SD_SPI) = 0xFF;
  336. SCSI_WAIT_INACTIVE(ACK); // This takes long enough to fullfill the 100 ns setup time.
  337. SCSI_OUT(REQ, 1);
  338. }
  339. // Handle last byte
  340. while (!(SPI_STAT(SD_SPI) & SPI_STAT_RBNE));
  341. data = SPI_DATA(SD_SPI);
  342. SCSI_OUT_DATA(data);
  343. delay_100ns(); // DB hold time before REQ (DTC-510B)
  344. SCSI_WAIT_INACTIVE(ACK);
  345. SCSI_OUT(REQ, 1);
  346. SCSI_WAIT_ACTIVE(ACK);
  347. SCSI_RELEASE_DATA_REQ();
  348. SCSI_WAIT_INACTIVE(ACK);
  349. m_stream_status += count;
  350. return 0;
  351. }
  352. void send(uint8_t data) {
  353. SPI_DATA(SD_SPI) = data;
  354. wait_idle();
  355. }
  356. void send(const uint8_t* buf, size_t count) {
  357. if (buf == m_stream_buffer + m_stream_status)
  358. {
  359. stream_send(count);
  360. return;
  361. }
  362. for (size_t i = 0; i < count; i++) {
  363. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  364. SPI_DATA(SD_SPI) = buf[i];
  365. }
  366. wait_idle();
  367. }
  368. // Stream data directly from SCSI bus
  369. void stream_send(size_t count)
  370. {
  371. for (size_t i = 0; i < count; i++) {
  372. SCSI_OUT(REQ, 1);
  373. SCSI_WAIT_ACTIVE(ACK);
  374. delay_100ns(); // ACK.Fall to DB output delay 100ns(MAX) (DTC-510B)
  375. uint8_t data = SCSI_IN_DATA();
  376. SCSI_OUT(REQ, 0);
  377. while (!(SPI_STAT(SD_SPI) & SPI_STAT_TBE));
  378. SPI_DATA(SD_SPI) = data;
  379. SCSI_WAIT_INACTIVE(ACK);
  380. }
  381. wait_idle();
  382. m_stream_status += count;
  383. }
  384. void setSckSpeed(uint32_t maxSck) {
  385. m_sckfreq = maxSck;
  386. }
  387. void prepare_stream(uint8_t *buffer)
  388. {
  389. m_stream_buffer = buffer;
  390. m_stream_status = 0;
  391. }
  392. size_t finish_stream()
  393. {
  394. size_t result = m_stream_status;
  395. m_stream_status = 0;
  396. m_stream_buffer = NULL;
  397. return result;
  398. }
  399. private:
  400. uint32_t m_sckfreq;
  401. uint8_t *m_stream_buffer;
  402. size_t m_stream_status; // Number of bytes transferred so far
  403. };
  404. void sdCsInit(SdCsPin_t pin)
  405. {
  406. }
  407. void sdCsWrite(SdCsPin_t pin, bool level)
  408. {
  409. if (level)
  410. GPIO_BOP(SD_PORT) = SD_CS_PIN;
  411. else
  412. GPIO_BC(SD_PORT) = SD_CS_PIN;
  413. }
  414. GD32SPIDriver g_sd_spi_port;
  415. SdSpiConfig g_sd_spi_config(0, DEDICATED_SPI, SD_SCK_MHZ(25), &g_sd_spi_port);
  416. void azplatform_prepare_stream(uint8_t *buffer)
  417. {
  418. g_sd_spi_port.prepare_stream(buffer);
  419. }
  420. size_t azplatform_finish_stream()
  421. {
  422. return g_sd_spi_port.finish_stream();
  423. }
  424. /**********************************************/
  425. /* Mapping from data bytes to GPIO BOP values */
  426. /**********************************************/
  427. #define PARITY(n) ((1 ^ (n) ^ ((n)>>1) ^ ((n)>>2) ^ ((n)>>3) ^ ((n)>>4) ^ ((n)>>5) ^ ((n)>>6) ^ ((n)>>7)) & 1)
  428. #define X(n) (\
  429. ((n & 0x01) ? (SCSI_OUT_DB0 << 16) : SCSI_OUT_DB0) | \
  430. ((n & 0x02) ? (SCSI_OUT_DB1 << 16) : SCSI_OUT_DB1) | \
  431. ((n & 0x04) ? (SCSI_OUT_DB2 << 16) : SCSI_OUT_DB2) | \
  432. ((n & 0x08) ? (SCSI_OUT_DB3 << 16) : SCSI_OUT_DB3) | \
  433. ((n & 0x10) ? (SCSI_OUT_DB4 << 16) : SCSI_OUT_DB4) | \
  434. ((n & 0x20) ? (SCSI_OUT_DB5 << 16) : SCSI_OUT_DB5) | \
  435. ((n & 0x40) ? (SCSI_OUT_DB6 << 16) : SCSI_OUT_DB6) | \
  436. ((n & 0x80) ? (SCSI_OUT_DB7 << 16) : SCSI_OUT_DB7) | \
  437. (PARITY(n) ? (SCSI_OUT_DBP << 16) : SCSI_OUT_DBP) | \
  438. (SCSI_OUT_REQ) \
  439. )
  440. const uint32_t g_scsi_out_byte_to_bop[256] =
  441. {
  442. X(0x00), X(0x01), X(0x02), X(0x03), X(0x04), X(0x05), X(0x06), X(0x07), X(0x08), X(0x09), X(0x0a), X(0x0b), X(0x0c), X(0x0d), X(0x0e), X(0x0f),
  443. X(0x10), X(0x11), X(0x12), X(0x13), X(0x14), X(0x15), X(0x16), X(0x17), X(0x18), X(0x19), X(0x1a), X(0x1b), X(0x1c), X(0x1d), X(0x1e), X(0x1f),
  444. X(0x20), X(0x21), X(0x22), X(0x23), X(0x24), X(0x25), X(0x26), X(0x27), X(0x28), X(0x29), X(0x2a), X(0x2b), X(0x2c), X(0x2d), X(0x2e), X(0x2f),
  445. X(0x30), X(0x31), X(0x32), X(0x33), X(0x34), X(0x35), X(0x36), X(0x37), X(0x38), X(0x39), X(0x3a), X(0x3b), X(0x3c), X(0x3d), X(0x3e), X(0x3f),
  446. X(0x40), X(0x41), X(0x42), X(0x43), X(0x44), X(0x45), X(0x46), X(0x47), X(0x48), X(0x49), X(0x4a), X(0x4b), X(0x4c), X(0x4d), X(0x4e), X(0x4f),
  447. X(0x50), X(0x51), X(0x52), X(0x53), X(0x54), X(0x55), X(0x56), X(0x57), X(0x58), X(0x59), X(0x5a), X(0x5b), X(0x5c), X(0x5d), X(0x5e), X(0x5f),
  448. X(0x60), X(0x61), X(0x62), X(0x63), X(0x64), X(0x65), X(0x66), X(0x67), X(0x68), X(0x69), X(0x6a), X(0x6b), X(0x6c), X(0x6d), X(0x6e), X(0x6f),
  449. X(0x70), X(0x71), X(0x72), X(0x73), X(0x74), X(0x75), X(0x76), X(0x77), X(0x78), X(0x79), X(0x7a), X(0x7b), X(0x7c), X(0x7d), X(0x7e), X(0x7f),
  450. X(0x80), X(0x81), X(0x82), X(0x83), X(0x84), X(0x85), X(0x86), X(0x87), X(0x88), X(0x89), X(0x8a), X(0x8b), X(0x8c), X(0x8d), X(0x8e), X(0x8f),
  451. X(0x90), X(0x91), X(0x92), X(0x93), X(0x94), X(0x95), X(0x96), X(0x97), X(0x98), X(0x99), X(0x9a), X(0x9b), X(0x9c), X(0x9d), X(0x9e), X(0x9f),
  452. X(0xa0), X(0xa1), X(0xa2), X(0xa3), X(0xa4), X(0xa5), X(0xa6), X(0xa7), X(0xa8), X(0xa9), X(0xaa), X(0xab), X(0xac), X(0xad), X(0xae), X(0xaf),
  453. X(0xb0), X(0xb1), X(0xb2), X(0xb3), X(0xb4), X(0xb5), X(0xb6), X(0xb7), X(0xb8), X(0xb9), X(0xba), X(0xbb), X(0xbc), X(0xbd), X(0xbe), X(0xbf),
  454. X(0xc0), X(0xc1), X(0xc2), X(0xc3), X(0xc4), X(0xc5), X(0xc6), X(0xc7), X(0xc8), X(0xc9), X(0xca), X(0xcb), X(0xcc), X(0xcd), X(0xce), X(0xcf),
  455. X(0xd0), X(0xd1), X(0xd2), X(0xd3), X(0xd4), X(0xd5), X(0xd6), X(0xd7), X(0xd8), X(0xd9), X(0xda), X(0xdb), X(0xdc), X(0xdd), X(0xde), X(0xdf),
  456. X(0xe0), X(0xe1), X(0xe2), X(0xe3), X(0xe4), X(0xe5), X(0xe6), X(0xe7), X(0xe8), X(0xe9), X(0xea), X(0xeb), X(0xec), X(0xed), X(0xee), X(0xef),
  457. X(0xf0), X(0xf1), X(0xf2), X(0xf3), X(0xf4), X(0xf5), X(0xf6), X(0xf7), X(0xf8), X(0xf9), X(0xfa), X(0xfb), X(0xfc), X(0xfd), X(0xfe), X(0xff)
  458. };
  459. #undef X