H. Peter Anvin 20994e38da LED: change sequence of LED on v2 il y a 3 ans
..
ip 8eec9b9e0a Timing improvements; allow SRAM to be read over JTAG il y a 3 ans
output 8eec9b9e0a Timing improvements; allow SRAM to be read over JTAG il y a 3 ans
scripts 67a2a42fce fpga/Makefile: fix additional dependency generation issues il y a 3 ans
simulation f24cac3c43 fpga: lint code to make ModelSim RTL simulation work again il y a 3 ans
usb 7462426469 usb: use showahead on the Rx FIFO, but not the Tx FIFO il y a 3 ans
.gitignore 9471dad838 Move date stamp generation to fpga build; record SDRAM checksum il y a 3 ans
Makefile 67a2a42fce fpga/Makefile: fix additional dependency generation issues il y a 3 ans
abcbus.sv a0f8eb5820 Fix false positive ABC-bus memory overrun timer il y a 3 ans
assignment_defaults.qdf 75a6dbc7fa fpga: infrastructure for building v1 and v2 FPGA il y a 3 ans
clkbuf.sv 808ba7c43c usb: use a direct interface between the CPU and the USB FIFOs il y a 3 ans
fast_mem.sv dd69eafb99 Many timing fixes; better IRQ handling for abcbus il y a 3 ans
functions.sv f2060589ab Default baud rate = 115200, baud rate programmable il y a 3 ans
i2c.sv 4970fb6ef6 rtc: issue dummy clock cycles if SDA appears stuck il y a 3 ans
iodevs.vh 7dd7eb2ed7 usb: change "console" to "tty", with CON_ used for only the console il y a 3 ans
max80-v1.cof 75a6dbc7fa fpga: infrastructure for building v1 and v2 FPGA il y a 3 ans
max80-v2.cof 75a6dbc7fa fpga: infrastructure for building v1 and v2 FPGA il y a 3 ans
max80.qpf 8eec9b9e0a Timing improvements; allow SRAM to be read over JTAG il y a 3 ans
max80.qsf 29a9876c39 USB: I/O standards adjustment il y a 3 ans
max80.sdc 8eec9b9e0a Timing improvements; allow SRAM to be read over JTAG il y a 3 ans
max80.sv 20994e38da LED: change sequence of LED on v2 il y a 3 ans
picorv32.v 372899ea3b Move most code to SDRAM; fix problems with code in SDRAM; cleanups il y a 3 ans
rng.sv de1566292f clocks: centralize strobes; rng: shut down when not in use il y a 3 ans
sdcard.sv ec99762a84 Use waitirq rather than suspending a memory transaction for SD card il y a 3 ans
sdram.sv 0271d1979a sdram: return start to the right subunit; add ABC-bus latency counter il y a 3 ans
serial.sv adf6c39024 serial: simplify physical tty and make BREAK reset work il y a 3 ans
spi_master.sv 062a3d9eb1 Reorganize tree so a single Makefile can do the right thing il y a 3 ans
spirom.sv 9471dad838 Move date stamp generation to fpga build; record SDRAM checksum il y a 3 ans
synchro.sv 4e65673781 spirom: add support for sending arbitrary SPI commands il y a 3 ans
sysclock.sv 3dfb6626a1 More clock tree changes; fix rng oscillator sources il y a 3 ans
tmdsenc.sv 74d9da52b0 hdmi/tmds: fix symbol data ordering il y a 3 ans
transpose.sv 510e702728 video: initial simple video generator; add support for HDMI TERC4 il y a 3 ans
v1.pins 6db45e74e6 WIP: build both v1 and v2 il y a 3 ans
v1.qsf 29a9876c39 USB: I/O standards adjustment il y a 3 ans
v1.sv 60be2e1201 v2: v2 has a 16 MHz oscillator instead of 48 MHz il y a 3 ans
v1_description.txt 75a6dbc7fa fpga: infrastructure for building v1 and v2 FPGA il y a 3 ans
v2.pins 20994e38da LED: change sequence of LED on v2 il y a 3 ans
v2.qsf 29a9876c39 USB: I/O standards adjustment il y a 3 ans
v2.sv 20994e38da LED: change sequence of LED on v2 il y a 3 ans
v2_description.txt 75a6dbc7fa fpga: infrastructure for building v1 and v2 FPGA il y a 3 ans
video.sv 980eaf0400 Restructure clock tree; better sdram timing; random number generator il y a 3 ans